![Freescale Semiconductor MCF54455 Reference Manual Download Page 242](http://html1.mh-extra.com/html/freescale-semiconductor/mcf54455/mcf54455_reference-manual_2330541242.webp)
Universal Serial Bus Interface – On-The-Go Module
Freescale Semiconductor
10-35
19–16
PTC
Port test control. Any value other than 0 indicates the port operates in test mode. Refer to Chapter 7 of the
USB
Specification Revision 2.0
for details on each test mode.
0000 Not enabled.
0001 J_STATE
0010 K_STATE
0011 SEQ_NAK
0100 Packet
0101 FORCE_ENABLE_HS
0110 FORCE_ENABLE_FS
0111 FORCE_ENABLE_LS
Else Reserved.
Note:
The FORCE_ENABLE_FS and FORCE ENABLE_LS settings are extensions to the test mode support in the
EHCI specification. Writing the PTC field to any of the FORCE_ENABLE values forces the port into the
connected and enabled state at the selected speed. Then clearing the PTC field allows the port state
machines to progress normally from that point.
15–14
PIC
Port indicator control.For this device, this feature is not implemented, therefore this field is read-only and is always
cleared.
13
PO
Port owner. Port owner handoff is not implemented in this design, therefore this bit is read-only and is always
cleared.
12
PP
Port power. Represents the current setting of the port power control switch (0 equals off, 1 equals on). When power
is not available on a port (PP = 0), it is non-functional and does not report attaches, detaches, etc.
When an over-current condition is detected on a powered port, the host controller driver from a 1to a 0 (removing
power from the port) transitions the PP bit in each affected port.
11–10
LS
Line status. Reflects current logical levels of the USB DP (bit 11) and DM (bit 10) signal lines. In host mode, the line
status by the host controller driver is not necessary (unlike EHCI) because hardware manages the connection of FS
and LS. In device mode, LS by the device controller is not necessary.
00 SE0
01 J-state
10 K-state
11 Undefined
9
HSP
High speed port. Indicates if the host/device connected is in high speed mode.
0 FS or LS
1 HS
Note:
This bit is redundant with the PSPD bit field.
8
PR
Port reset. This field is cleared if the PP bit is cleared.
Host mode:
When software sets this bit the bus-reset sequence as defined in the
USB Specification Revision 2.0
starts. This
bit automatically clears after the reset sequence completes. This behavior is different from EHCI where the host
controller driver is required to clear this bit after the reset duration is timed in the driver.
Device mode:
This bit is a read-only status bit. Device reset from the USB bus is also indicated in the USBSTS register.
0 Port is not in reset.
1 Port is in reset.
Table 10-33. PORTSC1 Field Descriptions (continued)
Field
Description
Summary of Contents for MCF54455
Page 33: ...xxviii Freescale Semiconductor ...
Page 67: ...Freescale Semiconductor 1 ...
Page 125: ...Freescale Semiconductor 1 ...
Page 145: ...Enhanced Multiply Accumulate Unit EMAC 5 21 Freescale Semiconductor ...
Page 173: ...Cache 6 28 Freescale Semiconductor ...
Page 179: ...Static RAM SRAM 7 6 Freescale Semiconductor ...
Page 207: ...Power Management 9 16 Freescale Semiconductor ...
Page 323: ...Reset Controller Module 13 8 Freescale Semiconductor ...
Page 389: ...Pin Multiplexing and Control 16 44 Freescale Semiconductor ...
Page 575: ...PCI Bus Controller 22 58 Freescale Semiconductor ...
Page 600: ...Advanced Technology Attachment ATA Freescale Semiconductor 23 25 ...
Page 601: ...Freescale Semiconductor 1 ...
Page 842: ...I2 C Interface Freescale Semiconductor 33 16 ...
Page 843: ...Freescale Semiconductor 1 ...
Page 921: ...Revision History A 6 Freescale Semiconductor ...