![Freescale Semiconductor MCF54455 Reference Manual Download Page 62](http://html1.mh-extra.com/html/freescale-semiconductor/mcf54455/mcf54455_reference-manual_2330541062.webp)
Signal Descriptions
Freescale Semiconductor
2-17
2.3.13
DMA Serial Peripheral Interface (DSPI) Signals
2.3.14
Synchronous Serial Interface (SSI) Signals
Table 2-15. DMA Serial Peripheral Interface (DSPI) Signals
Signal Name
Abbreviation
Function
I/O
DSPI Synchronous
Serial Output
DSPI_SOUT
Provides the serial data from the DSPI and can be programmed to be
driven on the rising or falling edge of DSPI_SCK. Each byte is sent
msb first.
O
DSPI Synchronous
Serial Data Input
DSPI_SIN
Provides the serial data to the DSPI and can be programmed to be
sampled on the rising or falling edge of DSPI_SCK. Each byte is
written to RAM lsb first.
I
DSPI Serial Clock
DSPI_SCK
Provides the serial clock from the DSPI. In master mode, the
processor generates DSPI_SCK, while in slave mode, DSPI_SCK is
an input from an external bus master.
I/O
DSPI Peripheral Chip
Select 5/Peripheral Chip
Select Strobe
DSPI_PCS5/
DSPI_PCSS
When in master mode and the DSPI_MCR[PCSSE] bit cleared,
DSPI_PCS5 is a peripheral chip select output that selects which slave
device the current transmission is intended.
DSPI_PCSS provides a strobe signal that can be used with an
external demultiplexer for deglitching of the DSPI_PCS
n
signals.
When in master mode and the DSPI_MCR[PCSSE] bit is set,
DSPI_PCSS provides the appropriate timing for the decoding of the
DSPI_PCS[3:0] signals, which prevents glitches from occurring.
In slave mode, this signal is not used.
O
DSPI Peripheral Chip
Selects
DSPI_PCS[3:1] Provide DSPI peripheral chip selects that can be programmed to be
active high or low.
O
DSPI Peripheral Chip
Select 0/Slave Select
DSPI_PCS0/
DSPI_SS
In master mode, DSPI_PCS0 is a peripheral chip select output that
selects which slave device the current transmission is intended.
In slave mode, the SS signal is a slave select input that allows an SPI
master to select the processor as the target for transmission.
I/O
Table 2-16. SSI Module Signals
Signal Name
Abbreviation
Function
I/O
Serial Bit Clock
SSI_BCLK
Used by the receive and transmit blocks. In gated clock mode,
SSI_BCLK is only valid during transmission of data, otherwise it is
pulled to an inactive state.
I/O
Serial Master Clock
SSI_MCLK
This clock signal is output from the device when it is the master. When
in I
2
S master mode, this signal is referred to as the oversampling
clock. The frequency of SSI_MCLK is a multiple of the frame clock.
O
Serial Frame Sync
SSI_FS
Used by transmitter/receiver to synchronize the transfer of data. In
gated clock mode, this signal is not used. When configured as an
input, the external device should drive SSI_FS during the rising edge
of SSI_BCLK.
I/O
Serial Receive Data
SSI_RXD
Receives data into the receive data shift register
I
Serial Transmit Data
SSI_TXD
Transmits data from the serial transmit shift register.
O
Summary of Contents for MCF54455
Page 33: ...xxviii Freescale Semiconductor ...
Page 67: ...Freescale Semiconductor 1 ...
Page 125: ...Freescale Semiconductor 1 ...
Page 145: ...Enhanced Multiply Accumulate Unit EMAC 5 21 Freescale Semiconductor ...
Page 173: ...Cache 6 28 Freescale Semiconductor ...
Page 179: ...Static RAM SRAM 7 6 Freescale Semiconductor ...
Page 207: ...Power Management 9 16 Freescale Semiconductor ...
Page 323: ...Reset Controller Module 13 8 Freescale Semiconductor ...
Page 389: ...Pin Multiplexing and Control 16 44 Freescale Semiconductor ...
Page 575: ...PCI Bus Controller 22 58 Freescale Semiconductor ...
Page 600: ...Advanced Technology Attachment ATA Freescale Semiconductor 23 25 ...
Page 601: ...Freescale Semiconductor 1 ...
Page 842: ...I2 C Interface Freescale Semiconductor 33 16 ...
Page 843: ...Freescale Semiconductor 1 ...
Page 921: ...Revision History A 6 Freescale Semiconductor ...