![Freescale Semiconductor MCF54455 Reference Manual Download Page 528](http://html1.mh-extra.com/html/freescale-semiconductor/mcf54455/mcf54455_reference-manual_2330541528.webp)
PCI Bus Controller
Freescale Semiconductor
22-11
22.3.1.5
Base Address Register
n
(PCIBAR
n
)—PCI Dword 4–9
Accessibility of the following six registers, PCIBAR0–5, is controlled by six enable register bits,
PCITCR2[B
n
E]. When a PCIBAR
n
register is not enabled, all 32-bits of the registers are read-only. The
low bits remain as specified and the high bits, the base address bits, cannot be written to. When disabled,
the value of the PCIBAR
n
registers are not used to decode the PCI address during PCI memory cycles.
Address: 0xFC0A_8010 (PCIBAR0)
Access: User read/write
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
R
BAR0
0
0
0
0
0
0
0
0
0
0
0
0
0
0 PREF RANGE IO/M#
W
Reset 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 22-6. PCIBAR0 Register
Address: 0xFC0A_8014 (PCIBAR1)
Access: User read/write
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
R
BAR1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0 PREF RANGE IO/M#
W
Reset 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
0
0
0
Figure 22-7. PCIBAR1 Register
Address: 0xFC0A_8018 (PCIBAR2)
Access: User read/write
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
R
BAR2
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0 PREF RANGE IO/M#
W
Reset 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
0
0
0
Figure 22-8. PCIBAR2 Register
Address: 0xFC0A_801C (PCIBAR3)
Access: User read/write
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
R
BAR3
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0 PREF RANGE IO/M#
W
Reset 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
0
0
0
Figure 22-9. PCIBAR3 Register
Address: 0xFC0A_8020 (PCIBAR4)
Access: User read/write
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
R
BAR4
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0 PREF RANGE IO/M#
W
Reset 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
0
0
0
Figure 22-10. PCIBAR4 Register
Summary of Contents for MCF54455
Page 33: ...xxviii Freescale Semiconductor ...
Page 67: ...Freescale Semiconductor 1 ...
Page 125: ...Freescale Semiconductor 1 ...
Page 145: ...Enhanced Multiply Accumulate Unit EMAC 5 21 Freescale Semiconductor ...
Page 173: ...Cache 6 28 Freescale Semiconductor ...
Page 179: ...Static RAM SRAM 7 6 Freescale Semiconductor ...
Page 207: ...Power Management 9 16 Freescale Semiconductor ...
Page 323: ...Reset Controller Module 13 8 Freescale Semiconductor ...
Page 389: ...Pin Multiplexing and Control 16 44 Freescale Semiconductor ...
Page 575: ...PCI Bus Controller 22 58 Freescale Semiconductor ...
Page 600: ...Advanced Technology Attachment ATA Freescale Semiconductor 23 25 ...
Page 601: ...Freescale Semiconductor 1 ...
Page 842: ...I2 C Interface Freescale Semiconductor 33 16 ...
Page 843: ...Freescale Semiconductor 1 ...
Page 921: ...Revision History A 6 Freescale Semiconductor ...