![Freescale Semiconductor MCF54455 Reference Manual Download Page 543](http://html1.mh-extra.com/html/freescale-semiconductor/mcf54455/mcf54455_reference-manual_2330541543.webp)
PCI Bus Controller
22-26
Freescale Semiconductor
22.3.3.1
PCI Arbiter Control Register (PACR)
Address: 0xFC0A_C000 (PACR)
Access: User read/write
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
DS
PKMD
0
0
0
0
0
0
0
0
0
EXTMINTEN
INT
MINTEN
W
Reset
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
RA
0
0
0
0
0
0
0
0
0
0
EXT_MPRI
INT
MPRI
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 22-33. PACR Register
Table 22-23. PACR Field Descriptions
Field
Description
31
DS
Disable. Disables the internal PCI arbiter.
0 Enable the PCI arbiter.
1 Disable the on-chip arbiter and use PCI_GNT[0] for the PCI controller request output and PCI_REQ[0] for its
grant input.
30
PKMD
Parking mode. Controls which master takes bus ownership when no device uses or requests the bus.
0 Park with last master to use the bus.
1 Park with PCI controller.
29–21
Reserved, must be cleared.
20–17
EXTMINTEN
External master broken interrupt enables. If an external master time-out occurs and the corresponding interrupt
enable bit is set, a CPU interrupt generates. Bit 20 is the enable for PASR bit 20, bit 19 for PASR bit 19, and so on.
0 Disable interrupt
1 Enable interrupt
Software must write 1 to the corresponding PASR[EXTMBK] bit to clear the interrupt condition.
16
INTMINTEN
Internal master broken interrupt enable. If a PCI Controller master time-out occurs (PASR[ITLMBK]) and this bit
is set, a CPU interrupt generates.
0 Disable interrupt
1 Enable interrupt
Software must write 1 to the PASR[ITLMBK] bit to clear the interrupt condition.
15
RA
Reset arbiter. Puts the PCI arbiter in a reset state. Other PACR register bits are not affected, but all bits PASR
register are cleared. If the PCI arbiter detects any broken masters when this bit is set, ignore condition clears.
When this bit subsequently clears, requests from broken masters are once again recognized and arbitration
resumes.
This reset bit does not prohibit register access, but it must be cleared for arbitration to occur. When set, the arbiter
parks with the internal master.
14–5
Reserved, must be cleared.
Summary of Contents for MCF54455
Page 33: ...xxviii Freescale Semiconductor ...
Page 67: ...Freescale Semiconductor 1 ...
Page 125: ...Freescale Semiconductor 1 ...
Page 145: ...Enhanced Multiply Accumulate Unit EMAC 5 21 Freescale Semiconductor ...
Page 173: ...Cache 6 28 Freescale Semiconductor ...
Page 179: ...Static RAM SRAM 7 6 Freescale Semiconductor ...
Page 207: ...Power Management 9 16 Freescale Semiconductor ...
Page 323: ...Reset Controller Module 13 8 Freescale Semiconductor ...
Page 389: ...Pin Multiplexing and Control 16 44 Freescale Semiconductor ...
Page 575: ...PCI Bus Controller 22 58 Freescale Semiconductor ...
Page 600: ...Advanced Technology Attachment ATA Freescale Semiconductor 23 25 ...
Page 601: ...Freescale Semiconductor 1 ...
Page 842: ...I2 C Interface Freescale Semiconductor 33 16 ...
Page 843: ...Freescale Semiconductor 1 ...
Page 921: ...Revision History A 6 Freescale Semiconductor ...