![Freescale Semiconductor MCF54455 Reference Manual Download Page 470](http://html1.mh-extra.com/html/freescale-semiconductor/mcf54455/mcf54455_reference-manual_2330541470.webp)
FlexBus
Freescale Semiconductor
20-17
shows the write cycle timing diagram.
NOTE
The address and data busses are muxed between the FlexBus and PCI
controller. At the end of the write bus cycles, the address signals are
indeterminate.
Figure 20-9. Basic Write-Bus Cycle
20.4.6.3
Bus Cycle Sizing
This section shows timing diagrams for various port size scenarios.
illustrates the basic byte
read transfer to an 8-bit device with no wait states. The address is driven on the full FB_AD[
] bus in
the first clock. The device tristates FB_AD[
on the second clock and continues to drive address on
FB_CLK
FB_R/W
FB_ALE
FB_OE
S0
S2
S3
DATA
FB_TSIZ[1:0]
TSIZ[1:0]
S1
DATA
Mux’d Bus
Non-Mux’d Bus
FB_A[23:0]
ADDR[23:0]
FB_D[31:
X
]
ADDR[31:
X
]
ADDR[31:
X
]
FB_AD[
Y
:0]
FB_AD[31:
X
]
ADDR[
Y
:0]
FB_CS
n
, FB_BE/BWE
n
FB_TA
S0
31:8
31:24]
Summary of Contents for MCF54455
Page 33: ...xxviii Freescale Semiconductor ...
Page 67: ...Freescale Semiconductor 1 ...
Page 125: ...Freescale Semiconductor 1 ...
Page 145: ...Enhanced Multiply Accumulate Unit EMAC 5 21 Freescale Semiconductor ...
Page 173: ...Cache 6 28 Freescale Semiconductor ...
Page 179: ...Static RAM SRAM 7 6 Freescale Semiconductor ...
Page 207: ...Power Management 9 16 Freescale Semiconductor ...
Page 323: ...Reset Controller Module 13 8 Freescale Semiconductor ...
Page 389: ...Pin Multiplexing and Control 16 44 Freescale Semiconductor ...
Page 575: ...PCI Bus Controller 22 58 Freescale Semiconductor ...
Page 600: ...Advanced Technology Attachment ATA Freescale Semiconductor 23 25 ...
Page 601: ...Freescale Semiconductor 1 ...
Page 842: ...I2 C Interface Freescale Semiconductor 33 16 ...
Page 843: ...Freescale Semiconductor 1 ...
Page 921: ...Revision History A 6 Freescale Semiconductor ...