![Freescale Semiconductor MCF54455 Reference Manual Download Page 149](http://html1.mh-extra.com/html/freescale-semiconductor/mcf54455/mcf54455_reference-manual_2330541149.webp)
Cache
6-4
Freescale Semiconductor
Figure 6-3. Data Cache: A) at Reset; B) after Invalidation; C and D) Loading Pattern
A: Cache population at
start-up
B: Cache after invalidation,
before it is enabled
C: Cache after loads in Way 0 D: First load in Way 1
Way 0 Way 1 Way 2 Way 3
Way 0 Way 1 Way 2 Way 3
Way 0 Way 1 Way 2 Way 3
Way 0 Way 1 Way 2 Way 3
Invalid (V = 0)
Valid, not modified (V = 1, M = 0)
Valid, modified (V = 1, M = 1)
At reset, cache contents are
indeterminate; V and M may
be set. The cache should be
cleared explicitly by setting
CACR[DCINVA] before the
cache is enabled.
Setting CACR[DCINVA]
invalidates the entire
cache.
Set 0
Initial cacheable accesses
to memory-fill positions in
way 0.
A line is loaded in way 1
only if that set is full in
way 0.
Set 255
Summary of Contents for MCF54455
Page 33: ...xxviii Freescale Semiconductor ...
Page 67: ...Freescale Semiconductor 1 ...
Page 125: ...Freescale Semiconductor 1 ...
Page 145: ...Enhanced Multiply Accumulate Unit EMAC 5 21 Freescale Semiconductor ...
Page 173: ...Cache 6 28 Freescale Semiconductor ...
Page 179: ...Static RAM SRAM 7 6 Freescale Semiconductor ...
Page 207: ...Power Management 9 16 Freescale Semiconductor ...
Page 323: ...Reset Controller Module 13 8 Freescale Semiconductor ...
Page 389: ...Pin Multiplexing and Control 16 44 Freescale Semiconductor ...
Page 575: ...PCI Bus Controller 22 58 Freescale Semiconductor ...
Page 600: ...Advanced Technology Attachment ATA Freescale Semiconductor 23 25 ...
Page 601: ...Freescale Semiconductor 1 ...
Page 842: ...I2 C Interface Freescale Semiconductor 33 16 ...
Page 843: ...Freescale Semiconductor 1 ...
Page 921: ...Revision History A 6 Freescale Semiconductor ...