![Freescale Semiconductor MCF54455 Reference Manual Download Page 249](http://html1.mh-extra.com/html/freescale-semiconductor/mcf54455/mcf54455_reference-manual_2330541249.webp)
Universal Serial Bus Interface – On-The-Go Module
10-42
Freescale Semiconductor
10.3.4.19 Endpoint Flush Register (EPFLUSH)
This register is not defined in the EHCI specification. This register used only in device mode.
10.3.4.20 Endpoint Status Register (EPSR)
This register is not defined in the EHCI specification. This register is only used in device mode.
Table 10-37. EPPRIME Field Descriptions
Field
Description
31–20
Reserved, must be cleared.
19–16
PETB
Prime endpoint transmit buffer. For each endpoint, a corresponding bit requests that a buffer be prepared for a
transmit operation to respond to a USB IN/INTERRUPT transaction. Software must write a 1 to the corresponding
bit when posting a new transfer descriptor to an endpoint. Hardware automatically uses this bit to begin parsing for
a new transfer descriptor from the queue head and prepare a transmit buffer. Hardware clears this bit when
associated endpoint(s) is (are) successfully primed.
Note:
These bits are momentarily set by hardware during hardware re-priming operations when a dTD retires, and
the dQH updates.
15–4
Reserved, must be cleared.
3–0
PERB
Prime endpoint receive buffer. For each endpoint, a corresponding bit requests that a buffer be prepared for a
receive operation to respond to a USB OUT transaction. Software must write a 1 to the corresponding bit when
posting a new transfer descriptor to an endpoint. Hardware automatically uses this bit to begin parsing for a new
transfer descriptor from the queue head and prepare a receive buffer. Hardware clears this bit when associated
endpoint(s) is (are) successfully primed.
Note:
These bits are momentarily set by hardware during hardware re-priming operations when a dTD retires, and
the dQH updates.
Address: 0xFC0B_01B4 (EPFLUSH)
Access: User read/write
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
R 0
0
0
0
0
0
0
0
0
0
0
0
FETB
0
0
0
0
0
0
0
0
0
0
0
0
FERB
W
Reset 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 10-35. Endpoint Flush Register (EPFLUSH)
Table 10-38. EPFLUSH Field Descriptions
Field
Description
31–20
Reserved, must be cleared.
19–16
FETB
Flush endpoint transmit buffer. Writing a 1 to a bit in this field causes the associated endpoint to clear any primed
buffers. If a packet is in progress for an associated endpoint, that transfer continues until completion. Hardware
clears this register after the endpoint flush operation is successful.
15–4
Reserved, must be cleared.
3–0
FERB
Flush endpoint receive buffer. Writing a 1 to a bit in this field causes the associated endpoint to clear any primed
buffers. If a packet is in progress for an associated endpoint, that transfer continues until completion. Hardware
clears this register after the endpoint flush operation is successful. FERB[3] corresponds to endpoint 3.
Summary of Contents for MCF54455
Page 33: ...xxviii Freescale Semiconductor ...
Page 67: ...Freescale Semiconductor 1 ...
Page 125: ...Freescale Semiconductor 1 ...
Page 145: ...Enhanced Multiply Accumulate Unit EMAC 5 21 Freescale Semiconductor ...
Page 173: ...Cache 6 28 Freescale Semiconductor ...
Page 179: ...Static RAM SRAM 7 6 Freescale Semiconductor ...
Page 207: ...Power Management 9 16 Freescale Semiconductor ...
Page 323: ...Reset Controller Module 13 8 Freescale Semiconductor ...
Page 389: ...Pin Multiplexing and Control 16 44 Freescale Semiconductor ...
Page 575: ...PCI Bus Controller 22 58 Freescale Semiconductor ...
Page 600: ...Advanced Technology Attachment ATA Freescale Semiconductor 23 25 ...
Page 601: ...Freescale Semiconductor 1 ...
Page 842: ...I2 C Interface Freescale Semiconductor 33 16 ...
Page 843: ...Freescale Semiconductor 1 ...
Page 921: ...Revision History A 6 Freescale Semiconductor ...