![Freescale Semiconductor MCF54455 Reference Manual Download Page 237](http://html1.mh-extra.com/html/freescale-semiconductor/mcf54455/mcf54455_reference-manual_2330541237.webp)
Universal Serial Bus Interface – On-The-Go Module
10-30
Freescale Semiconductor
Upon discovery of a transmit (OUT/SETUP) packet in the data structures, the host controller checks to
ensure
T
p
remains before the end of the (micro)frame. If so, it pre-fills the TX FIFO. If at anytime during
the pre-fill operation the time remaining the (micro)frame is less than
T
s
, packet attempt ceases and tries
at a later time. Although this is not an error condition and the module eventually recovers, a mark is made
in the scheduler health counter to mark the occurrence of a back-off event. When a back-off event is
detected, the partial packet fetched may need to be discarded from the latency buffer to make room for
periodic traffic beginning after the next SOF. Too many back-off events can waste bandwidth and power
on the system bus and should be minimized (not necessarily eliminated). The TSCHHEALTH (
T
ff
)
parameter described below can minimize back-offs.
Address: 0xFC0B_0164 (TXFILLTUNING)
Access: User read/write
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
R 0
0
0
0
0
0
0
0
0
0
TXFIFOTHRES
0
0
0
TXSCHHEALTH
TXSCHOH
W
Reset 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 10-27. Transmit FIFO Tuning Controls (TXFILLTUNING)
Table 10-30. TXFILLTUNING Field Descriptions
Field
Description
31–22
Reserved, must be cleared.
21–16
TXFIFOTHRES
FIFO burst threshold. Controls the number of data bursts that are posted to the TX latency FIFO in host mode
before the packet begins on the bus. The minimum value is 2 and this value should be as low as possible to
maximize USB performance. Systems with unpredictable latency and/or insufficient bandwidth can use a
higher value where the FIFO may underrun because the data transferred from the latency FIFO to USB
occurs before it can replenish from system memory.
This value is ignored if the USBMODE[SDIS] bit is set. When the USBMODE[SDIS] bit is set, the host
controller behaves as if TXFIFOTHRES is set to its maximum value.
15–13
Reserved, must be cleared.
Summary of Contents for MCF54455
Page 33: ...xxviii Freescale Semiconductor ...
Page 67: ...Freescale Semiconductor 1 ...
Page 125: ...Freescale Semiconductor 1 ...
Page 145: ...Enhanced Multiply Accumulate Unit EMAC 5 21 Freescale Semiconductor ...
Page 173: ...Cache 6 28 Freescale Semiconductor ...
Page 179: ...Static RAM SRAM 7 6 Freescale Semiconductor ...
Page 207: ...Power Management 9 16 Freescale Semiconductor ...
Page 323: ...Reset Controller Module 13 8 Freescale Semiconductor ...
Page 389: ...Pin Multiplexing and Control 16 44 Freescale Semiconductor ...
Page 575: ...PCI Bus Controller 22 58 Freescale Semiconductor ...
Page 600: ...Advanced Technology Attachment ATA Freescale Semiconductor 23 25 ...
Page 601: ...Freescale Semiconductor 1 ...
Page 842: ...I2 C Interface Freescale Semiconductor 33 16 ...
Page 843: ...Freescale Semiconductor 1 ...
Page 921: ...Revision History A 6 Freescale Semiconductor ...