59
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
List of Tables
5-5.
M3 RAM Configuration Registers Summary
..........................................................................
5-6.
M3 RAM Error Registers Summary
....................................................................................
5-7.
C28x RAM Configuration Registers Summary
........................................................................
5-8.
C28x RAM Error Registers Summary
..................................................................................
5-9.
Cx DEDRAM Configuration Register 1 (CxDRCR1) Field Descriptions
...........................................
5-10.
Cx SHRAM Configuration Register 1 (CxSRCR1) Field Descriptions
.............................................
5-11.
Sx SHRAM Master Select Register (MSxMSEL) Field Descriptions
...............................................
5-12.
M3 Sx SHRAM Configuration Register 1 (MSxSRCR1) Field Descriptions
.......................................
5-13.
M3 Sx SHRAM Configuration Register 2 (MSxSRCR2) Field Descriptions
.......................................
5-14.
M3TOC28_MSG_RAM Configuration Register (MTOCMSGRCR) Field Descriptions
..........................
5-15.
Cx RAM Test and Initialization Register 1 (CxRTESTINIT1) Field Descriptions
.................................
5-16.
M3 Sx RAM Test and Initialization Register 1 (MSxRTESTINIT1) Field Descriptions
...........................
5-17.
MTOC_MSG_RAM Test and Initialization Register (MTOCRTESTINIT) Field Descriptions
...................
5-18.
Cx RAM INITDONE Register 1 (CxRINITDONE1) Field Descriptions
.............................................
5-19.
M3 Sx RAM INITDONE Register 1 (MSxRINITDONE1) Field Descriptions
......................................
5-20.
MTOC_MSG_RAM INITDONE Register (MTOCRINITDONE) Field Descriptions
...............................
5-21.
M3 CPU Uncorrectable Write Error Address Register (MCUNCWEADDR) Field Descriptions
................
5-22.
M3 µDMA Uncorrectable Write Error Address Register (MDUNCWEADDR) Field Descriptions
..............
5-23.
M3 CPU Uncorrectable Read Error Address Register (MCUNCREADDR) Field Descriptions
................
5-24.
M3 µDMA Uncorrectable Read Error Address Register (MDUNCREADDR) Field Descriptions
...............
5-25.
M3 CPU Corrected Read Error Address Register (MCPUCREADDR) Field Descriptions
......................
5-26.
M3 µDMA Corrected Read Error Address Register (MDMACREADDR) Field Descriptions
...................
5-27.
M3 Uncorrectable Error Flag Register (MUEFLG) Field Descriptions
.............................................
5-28.
M3 Uncorrectable Error Force Register (MUEFRC) Field Descriptions
...........................................
5-29.
M3 Uncorrectable Error Flag Clear Register (MUECLR) Field Descriptions
......................................
5-30.
M3 Corrected Error Counter Register (MCECNTR) Field Descriptions
...........................................
5-31.
M3 Corrected Error Threshold Register (MCETRES) Field Descriptions
.........................................
5-32.
M3 Corrected Error Threshold Exceeded Flag Register (MCEFLG) Field Descriptions
........................
5-33.
M3 Corrected Error Threshold Exceeded Force Register (MCEFRC) Field Descriptions
......................
5-34.
M3 Corrected Error Threshold Exceeded Flag Clear Register (MCECLR) Field Descriptions
.................
5-35.
M3 Single Error Interrupt Enable Register (MCEIE) Field Descriptions
...........................................
5-36.
Non-Master Access Violation Flag Register (MNMAVFLG) Field Descriptions
..................................
5-37.
Non-Master Access Violation Flag Clear Register (MNMAVCLR) Field Descriptions
...........................
5-38.
Master Access Violation Flag Register (MMAVFLG) Field Descriptions
..........................................
5-39.
Master Access Violation Flag Clear Register (MMAVCLR) Field Descriptions
...................................
5-40.
Non-Master CPU Write Access Violation Address Register (MNMWRAVADDR) Field Descriptions
.........
5-41.
Non-Master DMA Write Access Violation Address Register (MNMDMAWRAVADDR) Field Descriptions
...
5-42.
Non-Master CPU Fetch Access Violation Address Register (MNMFAVADDR) Field Descriptions
............
5-43.
Master CPU Write Access Violation Address Register (MMWRAVADDR) Field Descriptions
.................
5-44.
Master DMA Write Access Violation Address Register (CMDMAWRAVADDR) Field Descriptions
...........
5-45.
Master CPU Fetch Access Violation Address Register (MMFAVADDR) Field Descriptions
...................
5-46.
Lx DEDRAM Configuration Register 1 (LxDRCR1) Field Descriptions
............................................
5-47.
Lx SHRAM Configuration Register 1 (LxSRCR1) Field Descriptions
..............................................
5-48.
C28x Sx SHRAM Master Select Register (CSxMSEL) Field Descriptions
........................................
5-49.
C28x Sx SHRAM Configuration Register 1 (CSxSRCR1) Field Descriptions
....................................
5-50.
C28x Sx SHRAM Configuration Register 2 (CSxSRCR2) Field Descriptions
....................................
5-51.
C28TOC28_MSG_RAM Configuration Register (CTOMMSGRCR) Field Descriptions
.........................
5-52.
M0, M1 and C28T0C28_MSG_RAM Test and Initialization Register (C28RTESTINIT) Field Descriptions
..
5-53.
Lx RAM Test and Initialization Register 1 (CLxRTESTINIT1) Field Descriptions
................................