Register Descriptions
1371
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
M3 Universal Serial Bus (USB) Controller
18.5.57 USB VBUS Droop Control Interrupt Mask Register (USBVDCIM), offset 0x438
The USB VBUS droop control interrupt mask 32-bit register (USBVDCIM) specifies the interrupt mask of
the VBUS droop.
Mode(s):
OTG A or Host
USBVDCIM is shown in
and described in
.
Figure 18-68. USB VBUS Droop Control Raw Interrupt Status Register (USBVDCIM)
31
1
0
Reserved
VD
R-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 18-73. USB VBUS Droop Control Raw Interrupt Status Register (USBVDCIM)
Field Descriptions
Bit
Field
Value
Description
31-1
Reserved
0
Reserved. Reset is 0x0000.000.
0
VD
VBUS Droop Interrupt Mask.
0
The raw interrupt signal from a detected VBUS droop is sent to the interrupt controller.
1
A detected VBUS droop does not affect the interrupt status.