Register Descriptions
1474
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
M3 Universal Asynchronous Receivers/Transmitters (UARTs)
Table 21-13. UART Raw Interrupt Status (UARTRIS) Register Field Descriptions (continued)
Bit
Field
Value
Description
6
RTRIS
UART Receive Time-Out Raw Interrupt Status
This bit is cleared by writing a 1 to the RTIC bit in the UARTICR register.
0
No interrupt
1
A receive time out has occurred.
5
TXRIS
UART Transmit Raw Interrupt Status
This bit is cleared by writing a 1 to the TXIC bit in the UARTICR register.
0
No interrupt
1
If the EOT bit in the UARTCTL register is clear, the transmit FIFO level has passed through the
condition defined in the UARTIFLS register.
If the EOT bit is set, the last bit of all transmitted data and flags has left the serializer.
4
RXRIS
UART Receive Raw Interrupt Status
This bit is cleared by writing a 1 to the RXIC bit in the UARTICR register.
0
No interrupt
1
The receive FIFO level has passed through the condition defined in the UARTIFLS register.
3-0
Reserved
Reserved