System Control Registers
242
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
System Control and Interrupts
1.13.7.26 C28 CPU Timer 2 Clock Configuration (CLKCTL) Register
Figure 1-118. C28 CPU Timer 2 Clock Configuration (CLKCTL) Register
15
8
Reserved
R-0:0
7
5
4
3
2
0
TMR2CLKPRESCALE
TMR2CLKSRCSEL
Reserved
R/W-0
R/W-0
R-0:0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-129. C28 CPU Timer 2 Clock Configuration (CLKCTL) Register Field Descriptions
Bit
Field
Value
Description
15-8
Reserved
Reserved
7-5
TMR2CLKPRES
CALE
Timer2 Clock Prescale Select
These bits select the pre-scale value for the selected clock source for CPU Timer 2.
This selection is not affected by the missing clock detect circuit.
0,0,0
/1 (default on reset)
0,0,1
/2
0,1,0
/4
0,1,1
/8
1,0,0
/16
1,0,1
Reserved
1,1,0
Reserved
1,1,1
Reserved
4-3
TMR2CLKSRCS
EL
Timer2 Clock Source Select
This bit selects the source for C28 CPU Timer 2.
This selection is not affected by the missing clock detect circuit.
00
C28 SYSCLK selected (default on reset, pre-scaler is bypassed)
01
External oscillator (X1) selected
10
OSCCLK selected
11
Reserved
2-0
Reserved
Reserved
1.13.7.27 Peripheral Clock Control Register 0 (PCLKCR0)
Figure 1-119. Peripheral Clock Control Register 0 (PCLKCR0)
15
13
12
11
10
9
8
Reserved
MCBSPAENCLK
Reserved
SCIAENCLK
Reserved
SPIAENCLK
R-0:0
R/W-0
R-0
R/W-0
R-0:0
R/W-0
7
5
4
3
2
1
0
Reserved
I2CAENCLK
Reserved
TBCLKSYNC
Reserved
HRPWMENCLK
R-0:0
R/W-0
R-0:0
R/W-0
R-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset