RAM Control Module Registers
482
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
Internal Memory
5.2.4.6
C28x Uncorrectable Error Force Register (CUEFRC)
Figure 5-58. C28x Uncorrectable Error Force Register (CUEFRC)
31
16
Reserved
R-0
15
2
1
0
Reserved
DMARE
C28CPURE
R-0
R/W=1-0
R/W=1-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 5-63. C28x Uncorrectable Error Force Register (CUEFRC) Field Descriptions
Bit
Field
Value
Description
31-2
Reserved
Reserved
1
DMARE
C28x DMA Uncorrectable Read Error Force. Any reads to this bit will return a 0.
Setting this bit to 1 will set the C28x DMA uncorrectable read error flag status.
0
C28CPURE
C28x CPU Uncorrectable Read Error Force. Any reads to this bit will return a 0.
Setting this bit to 1 will set the C28x CPU uncorrectable read error flag status.
5.2.4.7
C28x Uncorrectable Error Flag Clear Register (CUECLR)
Figure 5-59. C28x Uncorrectable Error Flag Clear Register (CUECLR)
31
16
Reserved
R-0
15
2
1
0
Reserved
DMARE
C28CPURE
R-0
R/W=1-0
R/W=1-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 5-64. C28x Uncorrectable Error Flag Clear Register (CUECLR) Field Descriptions
Bit
Field
Value
Description
31-4
Reserved
Reserved
1
DMARE
C28x DMA Uncorrectable Read Error Clear. Any reads to this bit will return a 0.
0
No effect
1
Clears the C28x DMA uncorrectable read error flag.
0
C28CPURE
C28x CPU Uncorrectable Read Error Clear. Any reads to this bit will return a 0.
0
No effect
1
Clears the C28x CPU uncorrectable read error flag.