System Control Registers
272
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
System Control and Interrupts
Table 1-170. M3 to C28 IPC Set (MTOCIPCSET) Field Descriptions (continued)
Bit
Field
Value
Description
2
IPC3
0
MTOCIPCSET Interrupt 3. M3 to C28 IPC interrupt 3 request set. If this bit is set by writing a '1'
then MTOCINT1 is raised to the C28 PIE. The status of this bit is not readable in this register – it is
readable in the corresponding bit in the MTOCIPCFLG and STS registers.
1
IPC2
0
MTOCIPCSET Interrupt 2. M3 to C28 IPC interrupt 2 request set. If this bit is set by writing a '1'
then MTOCINT1 is raised to the C28 PIE. The status of this bit is not readable in this register – it is
readable in the corresponding bit in the MTOCIPCFLG and STS registers.
0
IPC1
0
MTOCIPCSET Interrupt 1. M3 to C28 IPC interrupt 1 request set. If this bit is set by writing a '1'
then MTOCINT1 is raised to the C28 PIE. The status of this bit is not readable in this register – it is
readable in the corresponding bit in the MTOCIPCFLG and STS registers.
1.13.11.2 M3 to C28 IPC Clear (MTOCIPCCLR) Register
Figure 1-159. M3 to C28 IPC Clear (MTOCIPCCLR) Register
31
30
29
28
27
26
25
24
IPC32
IPC31
IPC30
IPC29
IPC28
IPC27
IPC26
IPC25
W-0
W-0
W-0
W-0
W-0
W-0
W-0
W-0
23
22
21
20
19
18
17
16
IPC24
IPC23
IPC22
IPC21
IPC20
IPC19
IPC18
IPC17
W-0
W-0
W-0
W-0
W-0
W-0
W-0
W-0
15
14
13
12
11
10
9
8
IPC16
IPC15
IPC14
IPC13
IPC12
IPC11
IPC10
IPC9
W-0
W-0
W-0
W-0
W-0
W-0
W-0
W-0
7
6
5
4
3
2
1
0
IPC8
IPC7
IPC6
IPC5
IPC4
IPC3
IPC2
IPC1
W-0
W-0
W-0
W-0
W-0
W-0
W-0
W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-171. M3 to C28 IPC Clear (MTOCIPCCLR) Register Field Descriptions
Bit
Field
Value
Description
31
IPC32
0
MTOCIPCCLR Flag 32. M3 to C28 core IPC flag 32 clear. If a bit is cleared by writing a ‘1’ then the
corresponding bit in MTOCIPCFLG is cleared. The status of this bit is not readable in this register –
it is readable in the MTOCIPCFLG and STS registers.
30
IPC31
0
MTOCIPCCLR Flag 31. M3 to C28 core IPC flag 31 clear. If a bit is cleared by writing a ‘1’ then the
corresponding bit in MTOCIPCFLG is cleared. The status of this bit is not readable in this register –
it is readable in the MTOCIPCFLG and STS registers.
29
IPC30
0
MTOCIPCCLR Flag 30. M3 to C28 core IPC flag 30 clear. If a bit is cleared by writing a ‘1’ then the
corresponding bit in MTOCIPCFLG is cleared. The status of this bit is not readable in this register –
it is readable in the MTOCIPCFLG and STS registers.
28
IPC29
0
MTOCIPCCLR Flag 29. M3 to C28 core IPC flag 29 clear. If a bit is cleared by writing a ‘1’ then the
corresponding bit in MTOCIPCFLG is cleared. The status of this bit is not readable in this register –
it is readable in the MTOCIPCFLG and STS registers.
27
IPC28
0
MTOCIPCCLR Flag 28. M3 to C28 core IPC flag 28 clear. If a bit is cleared by writing a ‘1’ then the
corresponding bit in MTOCIPCFLG is cleared. The status of this bit is not readable in this register –
it is readable in the MTOCIPCFLG and STS registers.
26
IPC27
0
MTOCIPCCLR Flag 27. M3 to C28 core IPC flag 27 clear. If a bit is cleared by writing a ‘1’ then the
corresponding bit in MTOCIPCFLG is cleared. The status of this bit is not readable in this register –
it is readable in the MTOCIPCFLG and STS registers.
25
IPC26
0
MTOCIPCCLR Flag 26. M3 to C28 core IPC flag 26 clear. If a bit is cleared by writing a ‘1’ then the
corresponding bit in MTOCIPCFLG is cleared. The status of this bit is not readable in this register –
it is readable in the MTOCIPCFLG and STS registers.
24
IPC25
0
MTOCIPCCLR Flag 25. M3 to C28 core IPC flag 25 clear. If a bit is cleared by writing a ‘1’ then the
corresponding bit in MTOCIPCFLG is cleared. The status of this bit is not readable in this register –
it is readable in the MTOCIPCFLG and STS registers.