46
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
List of Figures
18-54. USB Host Receive Polling Interval Endpoint n Register (USBRXINTERVAL[
n
])
...............................
18-55. USB Request Packet Count in Block Transfer Endpoint
n
Registers (USBRQPKTCOUNT[
n
])
..............
18-56. USB Receive Double Packet Buffer Disable Register (USBRXDPKTBUFDIS)
.................................
18-57. USB Transmit Double Packet Buffer Disable Register (USBTXDPKTBUFDIS)
................................
18-58. USB External Power Control Register (USBEPC)
..................................................................
18-59. USB External Power Control Raw Interrupt Status Register (USBEPCRIS)
....................................
18-60. USB External Power Control Interrupt Mask Register (USBEPCIM)
.............................................
18-61. USB External Power Control Interrupt Status and Clear Register (USBEPCISC)
..............................
18-62. USB Device RESUME Raw Interrupt Status Register (USBDRRIS)
.............................................
18-63. USB Device RESUME Raw Interrupt Status Register (USBDRRIS)
.............................................
18-64. USB Device RESUME Interrupt Status and Clear Register (USBDRISC)
.......................................
18-65. USB General-Purpose Control and Status Register (USBGPCS)
................................................
18-66. USB VBUS Droop Control Register (USBVDC)
.....................................................................
18-67. USB VBUS Droop Control Raw Interrupt Status Register (USBVDCRIS)
.......................................
18-68. USB VBUS Droop Control Raw Interrupt Status Register (USBVDCIM)
........................................
18-69. USB VBUS Droop Control Raw Interrupt Status Register (USBVDCISC)
.......................................
18-70. USB ID Valid Detect Raw Interrupt Status Register (USBIDVRIS)
...............................................
18-71. USB ID Valid Detect Interrupt Mask Register (USBIDVIM)
........................................................
18-72. USB ID Valid Detect Interrupt Status and Clear Register (USBIDVISC)
........................................
18-73. USB DMA Select Register (USBDMASEL)
..........................................................................
19-1.
Ethernet MAC
............................................................................................................
19-2.
Ethernet MAC Block Diagram
.........................................................................................
19-3.
Ethernet Frame
..........................................................................................................
19-4.
Ethernet MAC Raw Interrupt Status/Acknowledge (MACRIS/MACIACK) Register
............................
19-5.
Ethernet MAC Interrupt Mask (MACIM) Register
...................................................................
19-6.
Ethernet MAC Receive Control (MACRCTL) Register
.............................................................
19-7.
Ethernet MAC Transmit Control (MACTCTL) Register
.............................................................
19-8.
Ethernet MAC Data (MACDATA) Register (READ)
.................................................................
19-9.
Ethernet MAC Data (MACDATA) Register (WRITE)
..............................................................
19-10. Ethernet MAC Individual Address 0 (MACIA0) Register
...........................................................
19-11. Ethernet MAC Individual Address 0 (MACIA1) Register
...........................................................
19-12. Ethernet MAC Threshold (MACTHR) Register
......................................................................
19-13. Ethernet MAC Management Control (MACMCTL) Register
.......................................................
19-14. Ethernet MAC Management Divider (MACMDV) Register
.........................................................
19-15. Ethernet MAC Management Address Register (MACMAR)
.......................................................
19-16. Ethernet MAC Management Transmit Data (MACMTXD) Register
..............................................
19-17. Ethernet MAC Management Receive Data (MACMRXD) Register
...............................................
19-18. Ethernet MAC Number of Packets (MACNP) Register
.............................................................
19-19. Ethernet MAC Transmission Request (MACTR) Register
.........................................................
19-20. Ethernet MAC Timer Support (MACTS) Register
...................................................................
19-21. Ethernet PHY Management Register 0 – Control (MR0) Register
................................................
19-22. Ethernet PHY Management Register 1 – Status (MR1) Register
.................................................
19-23. Ethernet PHY Management Register 2 – PHY Identifier 1 (MR2) Register
....................................
19-24. Ethernet PHY Management Register 3 – PHY Identifier 2 (MR3) Register
....................................
19-25. Ethernet PHY Management Register 4 – Auto-Negotiation Advertisement (MR4) Register
..................
19-26. Ethernet PHY Management Register 5 – Auto-Negotiation Link Partner Base Page Ability (MR5)
Register
...................................................................................................................
19-27. Ethernet PHY Management Register 6 – Auto-Negotiation Expansion (MR6) Register
.......................
20-1.
SSI Block Diagram
......................................................................................................