Register Descriptions
1372
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
M3 Universal Serial Bus (USB) Controller
18.5.58 USB VBUS Droop Control Interrupt Status and Clear Register (USBVDCISC), offset
0x43C
The USB VBUS droop control interrupt status and clear 32-bit register (USBVDCRIS) specifies the
masked interrupt status of the VBUS droop and provides a method to clear the interrupt state.
Mode(s):
OTG A or Host
USBVDCISC is shown in
and described in
Figure 18-69. USB VBUS Droop Control Raw Interrupt Status Register (USBVDCISC)
31
1
0
Reserved
VD
R-0
R/W1
C
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 18-74. USB VBUS Droop Control Raw Interrupt Status Register (USBVDCISC)
Field Descriptions
Bit
Field
Value
Description
31-1
Reserved
0
Reserved. Reset is 0x0000.000.
0
VD
VBUS Droop Interrupt Status and Clear
This bit is cleared by writing a 1. Clearing this bit also clears the VD bit in the USBVDCRIS register.
0
The VD bits in the USBVDCRIS and USBVDCIM registers are set, providing an interrupt to the interrupt
controller.
1
No interrupt has occurred or the interrupt is masked.