Analog-to-Digital Converter (ADC)
874
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
Analog Subsystem
Table 10-6. ADC Control Register 1 (ADCCTL1) Field Descriptions (continued)
Bit
Field
Value
Description
12-8
ADCBSYCHN
When ADCBSY = 0: holds the value of the last executed ADC SOC
When ADCBSY = 1: reflects the ADC SOC currently being processed
00h
ADC SOC0 is currently processing or was last ADC SOC executed
01h
ADC SOC1 is currently processing or was last ADC SOC executed
02h
ADC SOC2 is currently processing or was last ADC SOC executed
03h
ADC SOC3 is currently processing or was last ADC SOC executed
04h
ADC SOC4 is currently processing or was last ADC SOC executed
05h
ADC SOC5 is currently processing or was last ADC SOC executed
06h
ADC SOC6 is currently processing or was last ADC SOC executed
07h
ADC SOC7 is currently processing or was last ADC SOC executed
08h
ADC SOC8 is currently processing or was last ADC SOC executed
09h
ADC SOC9 is currently processing or was last ADC SOC executed
0Ah
ADC SOC10 is currently processing or was last ADC SOC executed
0Bh
ADC SOC11 is currently processing or was last ADC SOC executed
0Ch
ADC SOC12 is currently processing or was last ADC SOC executed
0Dh
ADC SOC13 is currently processing or was last ADC SOC executed
0Eh
ADC SOC14 is currently processing or was last ADC SOC executed
0Fh
ADC SOC15 is currently processing or was last ADC SOC executed
1xh
Invalid value
7
ADCPWDN
ADC power down (active low).
This bit controls the power up and power down of all the analog circuitry inside the analog core except
the bandgap and reference circuitry
0
All analog circuitry inside the core except the bandgap and referencce circuitry is powered down
1
The analog circuitry inside the core is powered up
6
ADCBGPWD
Bandgap circuit power down (active low)
0
Bandgap circuitry is powered down
1
Bandgap buffer's curcuitry inside core is powered up
5
ADCREFPWD
Reference buffers circuit power down (active low)
0
Reference buffers circuitry is powered down
1
Reference buffers circuitry inside the core is powered up
4
Reserved
0
Reserved
3
ADCREFSEL
Internal/external reference select
0
Internal Bandgap used for reference generation
1
External VREFHI/VREFLO pins used for reference generation.
2
INTPULSEPOS
INT Pulse Generation control
0
INT pulse generation occurs when ADC begins conversion (neg edge of sample pulse od the sampled
signal)
1
INT pulse generation occurs 1 cycle prior to ADC result latching into its result register
1
VREFLOCONV
VREFLO Convert.
When enabled, internally connects VREFLO to the ADC channel B5 and disconnects the ADCINB5 pin
from the ADC. Whether the pin ADCINB5 exists on the device does not affect this function. Any external
circuitry on the ADCINB5 pin is unaffected by this mode.
0
ADCINB5 is passed to the ADC module as normal, VREFLO connection to ADCINB5 is disabled
1
VREFLO internally connected to the ADC for sampling
0
Reserved
Reserved
10.3.11.2 ADC Control Register 2 (ADCCTL2)
The register and description are shown below.