Analog-to-Digital Converter (ADC)
893
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
Analog Subsystem
10.3.12.4 Control System: ACIB Status Register (CCIBSTATUS)
Figure 10-44. Control System: ACIB Status Register (CCIBSTATUS)
15
8
ASYSCLKCNT
R-0
7
3
2
1
0
Reserved
INT
READY
Reserved
R-0
R-0
R-0
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 10-30. Control System: ACIB Status Register (CCIBSTATUS) Field Descriptions
Bit
Field
Value
Description
15-8
ASYSCLKCNT
0-FFh
8-bit ACIB Bus Clock Counter
This is a free running counter clocked by the ACIB clock.
This counter indicates if the ACIB clock is present.
7-3
Reserved
0
Reserved
2
INT
INT signal state
Reads of this bit will give the current state of the INT signal.
1
READY
READY signal state
Reads of this bit will give the current state of the READY signal.
0
APGOODSTS
Analog Subsystem Power Good Status
0
Power not present
1
Power present