Ethernet MAC Register Descriptions
1390
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
M3 Ethernet Media Access Controller (EMAC)
Table 19-4. Ethernet MAC Interrupt Mask (MACIM) Register Field Descriptions
Bit
Field
Value
Description
31-7
Reserved
Reserved
6
PHYINT
Mask PHY Interrupt
0
The PHYINT interrupt is suppressed and not sent to the interrupt controller.
1
An interrupt is sent to the interrupt controller when the PHYINT bit in the MACRIS/MACIACK
register is set.
5
MDINTM
Mask MII Transaction Complete
0
The MDINT interrupt is suppressed and not sent to the interrupt controller
1
An interrupt is sent to the interrupt controller when the MDINT bit in the MACRIS/MACIACK register
is set.
4
RXERM
Mask Receive Error
0
The RXER interrupt is suppressed and not sent to the interrupt controller.
1
An interrupt is sent to the interrupt controller when the RXER bit in the MACRIS/MACIACK register
is set
3
FOVM
Mask FIFO Overrun
0
The FOV interrupt is suppressed and not sent to the interrupt controller
1
An interrupt is sent to the interrupt controller when the FOV bit in the MACRIS/MACIACK register is
set.
2
TXEMPM
Mask Transmit FIFO Empty
0
The TXEMP interrupt is suppressed and not sent to the interrupt controller.
1
An interrupt is sent to the interrupt controller when the TXEMP bit in the MACRIS/MACIACK
register is set.
1
TXERM
Mask Transmit Error
0
The TXER interrupt is suppressed and not sent to the interrupt controller.
1
An interrupt is sent to the interrupt controller when the TXER bit in the MACRIS/MACIACK register
is set.
0
RXINTM
Mask Packet Received
0
The RXINT interrupt is suppressed and not sent to the interrupt controller.
1
An interrupt is sent to the interrupt controller when the RXINT bit in the MACRIS/MACIACK register
is set.
19.6.3 Ethernet MAC Receive Control (MACRCTL) Register, offset 0x008
The Ethernet MAC Receive Control (MACRCTL) register is shown and described in the figure and table
below.
Figure 19-6. Ethernet MAC Receive Control (MACRCTL) Register
31
16
Reserved
R-0
15
5
4
3
2
1
0
Reserved
RSTFIFO
BADCRC
PRMS
AMUL
RXEN
R-0
R/W-0
R/W-1
R-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset