Flash Registers
528
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
Internal Memory
Table 5-119. Flash Bank Pump Control Register 1 (FPAC1) Field Descriptions (continued)
Bit
Field
Value
Description
0
PMPPWR
Flash Charge Pump Fallback Power Mode. This bit selects what power mode the charge pump
enters after the pump active grace period (PAGP) counter has timed out.
0
Sleep (all pump circuits disabled)
1
Active (all pump circuits active)
Note:
As the pump is shared between both M3 and C28x banks, if an access is made either to the
M3 bank or C28x bank, the value of this bit changes to 1 (active).
5.4.3.7
Flash Bank Pump Control Register 2 (FPAC2)
Figure 5-116. Flash Bank Pump Control Register 2 (FPAC2)
31
16 15
0
Reserved
PAGP
R-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 5-120. Flash Bank Pump Control Register 2 (FPAC2) Field Descriptions
Bit
Field
Value
Description
31-16
Reserved
Reserved
15-0
PAGP
Pump Active Grace Period. This register contains the starting count value for the PAGP mode down
counter. Any access to flash memory causes the counter to reload with the PAGP value. After the
last access to flash memory, the down counter delays from 0 to 65535 prescaled C28x SYSCLK
clock cycles before entering one of the charge pump fallback power modes as determined by
PUMPPWR in the FPAC1 register.
Note:
The PAGP down counter is clocked by the same prescaled clock as the BAGP down counter
which is divided by 16 of input C28x SYSCLK.
5.4.3.8
Flash Module Access Control Register (FMAC)
Figure 5-117. Flash Module Access Control Register (FMAC)
31
3
2
0
Reserved
BANK
R-0
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 5-121. Flash Module Access Control Register (FMAC) Field Descriptions
Bit
Field
Value
Description
31-3
Reserved
Reserved
2-0
BANK
Bank ID. Controls the bank on which the Flash FSM operations will be performed. For these
devices, the value of this field will be 0 as there is only one bank in the control subsystem
5.4.3.9
Flash Read Interface Control Register (FRD_INTF_CTRL)
Figure 5-118. Flash Read Interface Control Register (FRD_INTF_CTRL)
31
2
1
0
Reserved
DATA_CACHE_EN
PROG_CACHE_EN
R-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset