50
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
List of Figures
23-48. IF3 Data A Register (CAN IF3DATA) [offset = 0x150]
.............................................................
23-49. IF3 Data A Register (CAN IF3DATB) [offset = 0x154]
.............................................................
23-50. IF3 Update Enable Register (CAN IF3UPD) [offset = 0x160]
.....................................................
24-1.
Cortex-M3 Processor Block Diagram
.................................................................................
24-2.
Cortex-M3 Register Set
................................................................................................
24-3.
Cortex General-Purpose Registers 0-12 (R0-R12)
.................................................................
24-4.
Stack Pointer Register (SP)
............................................................................................
24-5.
Link Register
.............................................................................................................
24-6.
Program Counter Register
.............................................................................................
24-7.
Program Status Register (PSR)
.......................................................................................
24-8.
Priority Mask Register (PRIMASK)
....................................................................................
24-9.
Fault Mask Register (FAULTMASK)
..................................................................................
24-10. Base Priority Mask Register (BASEPRI)
.............................................................................
24-11. Control Register (CONTROL)
.........................................................................................
24-12. Bit-Band Mapping
.......................................................................................................
24-13. Data Storage
.............................................................................................................
24-14. Vector table
..............................................................................................................
24-15. Exception Stack Frame
................................................................................................
25-1.
SRD Use Example
......................................................................................................
25-2.
SysTick Control and Status Register (STCTRL)
....................................................................
25-3.
SysTick Reload Value Register (STRELOAD)
......................................................................
25-4.
SysTick Current Value Register (STCURRENT)
....................................................................
25-5.
Interrupt 0-31 Set Enable (EN0) Register
............................................................................
25-6.
Interrupt 32-63 Set Enable 1 (EN1) Register
........................................................................
25-7.
Interrupt 64-95 Set Enable 2 (EN2) Register
........................................................................
25-8.
Interrupt 96-127 Set Enable 3 (EN3) Register
......................................................................
25-9.
Interrupt 128-133 Set Enable 4 (EN4) Register
.....................................................................
25-10. Interrupt 0-31 Clear Enable (DIS0) Register
.........................................................................
25-11. Interrupt 32-63 Clear Enable (DIS1) Register
.......................................................................
25-12. Interrupt 64-95 Clear Enable (DIS2) Register
.......................................................................
25-13. Interrupt 96-127 Clear Enable (DIS3) Register
......................................................................
25-14. Interrupt 128-133 Clear Enable (DIS4) Register
....................................................................
25-15. Interrupt 0-31 Set Pending (PEND0) Register
......................................................................
25-16. Interrupt 32-63 Set Pending (PEND1) Register
.....................................................................
25-17. Interrupt 64-95 Set Pending (PEND2) Register
.....................................................................
25-18. Interrupt 96-127 Set Pending (PEND3) Register
...................................................................
25-19. Interrupt 128-133 Set Pending (PEND4) Register
..................................................................
25-20. Interrupt 0-31 Clear Pending (UNPEND0) Register
................................................................
25-21. Interrupt 32-63 Clear Pending (UNPEND1) Register
...............................................................
25-22. Interrupt 64-95 Clear Pending (UNPEND2) Register
...............................................................
25-23. Interrupt 96-127 Clear Pending (UNPEND3) Register
.............................................................
25-24. Interrupt 128-133 Clear Pending (UNPEND4) Register
............................................................
25-25. Interrupt 0-31 Active Bit (ACTIVE0) Register
........................................................................
25-26. Interrupt 32-63 Active Bit (ACTIVE1) Register
......................................................................
25-27. Interrupt 64-95 Active Bit (ACTIVE2) Register
......................................................................
25-28. Interrupt 96-127 Active Bit (ACTIVE3) Register
.....................................................................
25-29. Interrupt 128-133 Active Bit (ACTIVE4) Register
...................................................................
25-30. Interrupt 0-133 Priority (PRI0-PRI33) Registers
.....................................................................
25-31. Software Trigger Interrupt (SWTRIG) Register
......................................................................