23
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
List of Figures
List of Figures
1-1.
Resets Connectivity
........................................................................................................
1-2.
Master and Control Subsystem WIR Mode Flow
......................................................................
1-3.
Master Subsystem NMI Sources and MNMIWD
.......................................................................
1-4.
PIE Interrupts Multiplexing
...............................................................................................
1-5.
CPU Level Interrupt Handling
...........................................................................................
1-6.
Control Subsystem C28x Processor After Reset Flow
..............................................................
1-7.
PIE Interrupt Sources and External Interrupts XINT1/XINT2/XINT3
...............................................
1-8.
Multiplexed Interrupt Request Flow
....................................................................................
1-9.
Control Subsystem NMI Sources and CNMIWD
.....................................................................
1-10.
Missing Clock Detection Logic
..........................................................................................
1-11.
Master Subsystem Clocks and Low Power Mode Configuration
...................................................
1-12.
Control Subsystem Clocks and Low Power Mode Configuration
...................................................
1-13.
Control Subsystem Peripherals Clocking
..............................................................................
1-14.
CPU-Timers
...............................................................................................................
1-15.
CPU-Timer Interrupts Signals and Output Signal
....................................................................
1-16.
TIMERxTIM Register (x = 0, 1, 2)
......................................................................................
1-17.
TIMERxTIMH Register (x = 0, 1, 2)
....................................................................................
1-18.
TIMERxPRD Register (x = 0, 1, 2)
.....................................................................................
1-19.
TIMERxPRDH Register (x = 0, 1, 2)
...................................................................................
1-20.
TIMERxTCR Register (x = 0, 1, 2)
.....................................................................................
1-21.
TIMERxTPR Register (x = 0, 1, 2)
......................................................................................
1-22.
TIMERxTPRH Register (x = 0, 1, 2)
...................................................................................
1-23.
CSM Password Match Flow
.............................................................................................
1-24.
ECSL Password Match Flow
............................................................................................
1-25.
Messaging with IPC Flags and Interrupts
.............................................................................
1-26.
Flash Pump Allocation for Different States of Flash Pump Semaphore
...........................................
1-27.
Mastership of Clock Configuration Registers for Different States of Clock Configuration Semaphore
........
1-28.
Device Identification 0 (DID0) Register
...............................................................................
1-29.
Device Identification 1 (DID1) Register
...............................................................................
1-30.
Device Configuration 1 (DC1) Register
...............................................................................
1-31.
Device Configuration 2 (DC2) Register
................................................................................
1-32.
Device Configuration 4 (DC4) Register
................................................................................
1-33.
Device Configuration 6 (DC6) Register
................................................................................
1-34.
Device Configuration 10 (DC10) Register
.............................................................................
1-35.
Device Configuration 7 (DC7) Register
................................................................................
1-36.
Master Subsystem Configuration (MCNF) Register
..................................................................
1-37.
Serial Port Loop Back Control (SERPLOOP) Register
..............................................................
1-38.
Master Subystem: ACIB Status (MCIBSTATUS) Register
..........................................................
1-39.
C28 Device Part ID (PARTID) Register
................................................................................
1-40.
C28 Revision ID (REVID) Register
.....................................................................................
1-41.
Control Subsystem Device Configuration (DEVICECNF) Register
................................................
1-42.
Control Subsystem Peripheral Configuration 0 (CCNF0) Register
.................................................
1-43.
Control Subsystem Peripheral Configuration 1 (CCNF1) Register
.................................................
1-44.
Control Subsystem Peripheral Configuration 2 (CCNF2) Register
.................................................
1-45.
Control Subsystem Peripheral Configuration 3 (CCNF3) Register
.................................................
1-46.
Control Subsystem Peripheral Configuration 4 (CCNF4) Register
.................................................
1-47.
Master Subsystem Memory Configuration (MEMCNF) Register
...................................................