75
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
List of Tables
21-16. UART DMA Control (UARTDMACTL) Register Field Descriptions
...............................................
21-17. UART LIN Control (UARTLCTL) Register Field Descriptions
.....................................................
21-18. UART LIN Snap Shot (UARTLSS) Register Field Descriptions
...................................................
21-19. UART LIN Timer (UARTLTIM) Register Field Descriptions
.......................................................
21-20. UART Peripheral Identification 4 (UARTPeriphID4) Register Field Descriptions
...............................
21-21. UART Peripheral Identification 5 (UARTPeriphID5) Register Field Descriptions
...............................
21-22. UART Peripheral Identification 6 (UARTPeriphID6) Register Field Descriptions
...............................
21-23. UART Peripheral Identification 7 (UARTPeriphID7) Register Field Descriptions
...............................
21-24. UART Peripheral Identification 0 (UARTPeriphID0) Register Field Descriptions
...............................
21-25. UART Peripheral Identification 1 (UARTPeriphID1) Register Field Descriptions
...............................
21-26. UART Peripheral Identification 2 (UARTPeriphID2) Register Field Descriptions
...............................
21-27. UART Peripheral Identification 3 (UARTPeriphID3) Register Field Descriptions
...............................
21-28. UART PrimeCell Identification 0 (UARTPCellID0) Register Field Descriptions
.................................
21-29. UART PrimeCell Identification 1 (UARTPCellID1) Register Field Descriptions
.................................
21-30. UART PrimeCell Identification 2 (UARTPCellID2) Register Field Descriptions
.................................
21-31. UART PrimeCell Identification 3 (UARTPCellID3) Register Field Descriptions
.................................
22-1.
Examples of I2C Master Timer Period versus Speed Mode
.......................................................
22-2.
Inter-Integrated Circuit (I2C) Interface Register Map
...............................................................
22-3.
I2C Master Slave Address (I2CMSA) Register Field Descriptions
...............................................
22-4.
I2C Master Control/Status (I2CMCS) (Read-Only) Register Field Descriptions
................................
22-5.
I2C Master Control/Status (I2CMCS) Write-Only Register Field Descriptions
..................................
22-6.
Write Field Decoding for I2CMCS[3:0] Field
.........................................................................
22-7.
I2C Master Data (I2CMDR) Register Field Descriptions
...........................................................
22-8.
I2C Master Data (I2CMDR) Register Field Descriptions
...........................................................
22-9.
I2C Master Interrupt Mask (I2CMIMR) Register Field Descriptions
..............................................
22-10. I2C Master Raw Interrupt Status (I2CMRIS) Register Field Descriptions
.......................................
22-11. I2C Master Masked Interrupt Status (I2CMMIS) Register Field Descriptions
...................................
22-12. I2C Master Interrupt Clear (I2CMICR) Register Field Descriptions
...............................................
22-13. I2C Master Configuration (I2CMCR) Register Field Descriptions
.................................................
22-14. I2C Slave Own Address (I2CSOAR) Register Field Descriptions
................................................
22-15. I2C Slave Control/Status (I2CSCSR) Register Field Descriptions (Read-Only)
................................
22-16. I2C Slave Control/Status (I2CSCSR) Register Field Descriptions (Write-Only)
................................
22-17. I2C Slave Data (I2CSDR) Register Field Descriptions
.............................................................
22-18. I2C Slave Interrupt Mask (I2CSIMR) Register Field Descriptions
................................................
22-19. I2C Slave Raw Interrupt Status (I2CSRIS) Register Field Descriptions
.........................................
22-20. I2C Slave Masked Interrupt Status (I2CSMIS) Register Field Descriptions
.....................................
22-21. I2C Slave Interrupt Clear (I2CSICR) Register Field Descriptions
................................................
23-1.
Programmable Ranges Required by CAN Protocol
................................................................
23-2.
Message Object Field Descriptions
...................................................................................
23-3.
Message RAM Addressing in Debug Mode
.........................................................................
23-4.
CAN Control Registers
.................................................................................................
23-5.
CAN Control Register (CAN CTL) Field Descriptions
..............................................................
23-6.
Error and Status Register Field Descriptions
........................................................................
23-7.
Error Counter Register Field Descriptions
...........................................................................
23-8.
Bit Timing Register Field Descriptions
................................................................................
23-9.
Descriptions
..............................................................................................................
23-10. Test Register Field Descriptions
......................................................................................
23-11. Parity Error Code Register Field Descriptions
.......................................................................
23-12. Auto-Bus-On Time Register Field Descriptions
.....................................................................