I2CDRR
I2CRSR
0
1
I2CSAR
I2COAR
0
1
I2CDXR
I2CXSR
0
1
0
0
DLB
SCL_IN
SCL_OUT
Address/data
To internal I
2
C logic
From internal I
2
C logic
To internal
I2
C logic
To CPU
From CPU
From CPU
From CPU
SCL
SDA
I
2
C module
DLB
DLB
I2C Module Registers
1023
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
C28 Inter-Integrated Circuit Module
Figure 14-15. Pin Diagram Showing the Effects of the Digital Loopback Mode (DLB) Bit
14.5.2 I2C Extended Mode Register (I2CEMDR)
The I2C extended mode register is shown in
and described in
.
Figure 14-16. I2C Extended Mode Register (I2CEMDR)
15
1
0
Reserved
BCM
R-0
R/W-1
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 14-8. I2C Extended Mode Register (I2CEMDR) Field Descriptions
Bit
Field
Value
Description
15-1
Reserved
Any writes to these bit(s) must always have a value of 0.
0
BCM
Backwards compatibility mode. This bit affects the timing of the transmit status bits (XRDY and
XSMT) in the I2CSTR register when in slave transmitter mode. See
for details