RAM Control Module Registers
472
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
Internal Memory
5.2.3.7
M0, M1 and C28T0C28_MSG_RAM Test and Initialization Register (C28RTESTINIT)
Figure 5-47. M0, M1 and C28T0C28_MSG_RAM Test and Initialization Register (C28RTESTINIT)
31
8
Reserved
R-0
7
6
5
4
3
2
1
0
Reserved
ECCPARTEST
CTOMMSGRA
M
RAMINIT
CTOMMSGRA
M
ECCPARTEST
M1
RAMINITM1
ECCPARTEST
M0
RAMINITM0
R-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 5-52. M0, M1 and C28T0C28_MSG_RAM Test and Initialization Register (C28RTESTINIT) Field
Descriptions
Bit
Field
Value
Description
31-6
Reserved
Reserved
5
ECCPARTEST
CTOMMSGRAM
Enable/Disable RAMTEST Feature for CTOM_MSG_RAM
0
RAMTEST feature is disabled for CTOM_MSG_RAM block.
1
RAMTEST feature is enabled for CTOM_MSG_RAM block. ECC/parity logic is bypassed for
memory accesses.
4
RAMINIT
CTOMMSGRAM
RAM Initialization for CTOM_MSG_RAM Block. Any reads to this bit will return a 0.
0
No action taken.
1
Initialize all address locations of CTOM_MSG_RAM block with data 0x0 and corresponding data an
address ECC/parity bits.
3
ECCPARTESTM1
Enable/Disable RAMTEST Feature for M1 RAM Block
0
RAMTEST feature is disabled for M1 RAM block.
1
RAMTEST feature is enabled for M1 RAM block. ECC/parity logic is bypassed for memory
accesses.
2
RAMINITM1
RAM Initialization M1. Any reads to this bit will return a 0.
0
No action taken.
1
Initialize all address locations of M1 RAM block with data 0x0 and corresponding data an address
ECC/parity bits.
1
ECCPARTESTM0
Enable/Disable RAMTEST Feature for M0 RAM Block
0
RAMTEST feature is disabled for M0 RAM block.
1
RAMTEST feature is enabled for M0 RAM block. ECC/parity logic is bypassed for memory
accesses.
0
RAMINITM0
RAM Initialization M0. Any reads to this bit will return a 0.
0
No action taken.
1
Initialize all address locations of M0 RAM block with data 0x0 and corresponding data an address
ECC/parity bits.