66
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
List of Tables
11-4.
Debug Control Register (DEBUGCTRL) Field Descriptions
........................................................
11-5.
Revision Register (REVISION) Field Descriptions
...................................................................
11-6.
Priority Control Register 1 (PRIORITYCTRL1) Field Descriptions
.................................................
11-7.
Priority Status Register (PRIORITYSTAT) Field Descriptions
......................................................
11-8.
Mode Register (MODE) Field Descriptions
............................................................................
11-9.
Control Register (CONTROL) Field Descriptions
.....................................................................
11-10. Burst Size Register (BURST_SIZE) Field Descriptions
..............................................................
11-11. Burst Count Register (BURST_COUNT) Field Descriptions
........................................................
11-12. Source Burst Step Size Register (SRC_BURST_STEP) Field Descriptions
......................................
11-13. Destination Burst Step Register Size (DST_BURST_STEP) Field Descriptions
.................................
11-14. Transfer Size Register (TRANSFER_SIZE) Field Descriptions
....................................................
11-15. Transfer Count Register (TRANSFER_COUNT) Field Descriptions
...............................................
11-16. Source Transfer Step Size Register (SRC_TRANSFER_STEP) Field Descriptions
............................
11-17. Destination Transfer Step Size Register (DST_TRANSFER_STEP) Field Descriptions
........................
11-18. Source/Destination Wrap Size Register (SRC/DST_WRAP_SIZE) Field Descriptions
.........................
11-19. Source/Destination Wrap Count Register (SCR/DST_WRAP_COUNT) Field Descriptions
....................
11-20. Source/Destination Wrap Step Size Registers (SRC/DST_WRAP_STEP) Field Descriptions
.................
11-21. Shadow Source Begin and Current Address Pointer Registers
(SRC_BEG_ADDR_SHADOW/DST_BEG_ADDR_SHADOW) Field Descriptions
..............................
11-22. Active Source Begin and Current Address Pointer Registers (SRC_BEG_ADDR/DST_BEG_ADDR) Field
Descriptions
...............................................................................................................
11-23. Shadow Destination Begin and Current Address Pointer Registers
(SRC_ADDR_SHADOW/DST_ADDR_SHADOW) Field Descriptions
.............................................
11-24. Active Destination Begin and Current Address Pointer Registers (SRC_ADDR/DST_ADDR) Field
Descriptions
...............................................................................................................
12-1.
SPI Module Signal Summary
............................................................................................
12-2.
SPI Registers
..............................................................................................................
12-3.
SPI Clocking Scheme Selection Guide
................................................................................
12-4.
SPI Interrupt Flag Modes
................................................................................................
12-5.
4-wire vs. 3-wire SPI Pin Functions
....................................................................................
12-6.
3-Wire SPI Pin Configuration
............................................................................................
12-7.
Loopback Modes
..........................................................................................................
12-8.
SPI Configuration Control Register (SPICCR) Field Descriptions
..................................................
12-9.
Character Length Control Bit Values
...................................................................................
12-10. SPI Operation Control Register (SPICTL) Field Descriptions
.......................................................
12-11. SPI Status Register (SPIST) Field Descriptions
......................................................................
12-12. Field Descriptions
.........................................................................................................
12-13. SPI Emulation Buffer Register (SPIRXEMU) Field Descriptions
...................................................
12-14. SPI Serial Receive Buffer Register (SPIRXBUF) Field Descriptions
..............................................
12-15. SPI Serial Transmit Buffer Register (SPITXBUF) Field Descriptions
..............................................
12-16. SPI Serial Data Register (SPIDAT) Field Descriptions
..............................................................
12-17. SPI FIFO Transmit (SPIFFTX) Register Field Descriptions
.........................................................
12-18. SPI FIFO Receive (SPIFFRX) Register Field Descriptions
.........................................................
12-19. SPI FIFO Control (SPIFFCT) Register Field Descriptions
..........................................................
12-20. SPI Priority Control Register (SPIPRI) Field Descriptions
...........................................................
13-1.
SCI-A Registers
...........................................................................................................
13-2.
SCI-B Registers
...........................................................................................................
13-3.
SCI Module Signal Summary
...........................................................................................
13-4.
Programming the Data Format Using SCICCR
.......................................................................
13-5.
Asynchronous Baud Register Values for Common SCI Bit Rates
.................................................