System Control Registers
277
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
System Control and Interrupts
Table 1-173. M3 to C28 Core IPC Acknowledge (CTOMIPCACK) Register Field Descriptions (continued)
Bit
Field
Value
Description
25
IPC26
0
CTOMIPCACK Flag 26. C28 to M3 core IPC flag 26 acknowledge. Writing a ‘1’ to this bit clears the
corresponding bit in CTOMIPCFLG and CTOMIPCSTS to ‘0’. The status of this bit is not readable
in this register – it is readable in the CTOMIPCFLG and STS registers.
24
IPC25
0
CTOMIPCACK Flag 25. C28 to M3 core IPC flag 25 acknowledge. Writing a ‘1’ to this bit clears the
corresponding bit in CTOMIPCFLG and CTOMIPCSTS to ‘0’. The status of this bit is not readable
in this register – it is readable in the CTOMIPCFLG and STS registers
23
IPC24
0
CTOMIPCACK Flag 24. C28 to M3 core IPC flag 24 acknowledge. Writing a ‘1’ to this bit clears the
corresponding bit in CTOMIPCFLG and CTOMIPCSTS to ‘0’. The status of this bit is not readable
in this register – it is readable in the CTOMIPCFLG and STS registers.
22
IPC23
0
CTOMIPCACK Flag 23. C28 to M3 core IPC flag 23 acknowledge. Writing a ‘1’ to this bit clears the
corresponding bit in CTOMIPCFLG and CTOMIPCSTS to ‘0’. The status of this bit is not readable
in this register – it is readable in the CTOMIPCFLG and STS registers.
21
IPC22
0
CTOMIPCACK Flag 22. C28 to M3 core IPC flag 22 acknowledge. Writing a ‘1’ to this bit clears the
corresponding bit in CTOMIPCFLG and CTOMIPCSTS to ‘0’. The status of this bit is not readable
in this register – it is readable in the CTOMIPCFLG and STS registers.
20
IPC21
0
CTOMIPCACK Flag 21. C28 to M3 core IPC flag 21 acknowledge. Writing a ‘1’ to this bit clears the
corresponding bit in CTOMIPCFLG and CTOMIPCSTS to ‘0’. The status of this bit is not readable
in this register – it is readable in the CTOMIPCFLG and STS registers.
19
IPC20
0
CTOMIPCACK Flag 20. C28 to M3 core IPC flag 20 acknowledge. Writing a ‘1’ to this bit clears the
corresponding bit in CTOMIPCFLG and CTOMIPCSTS to ‘0’. The status of this bit is not readable
in this register – it is readable in the CTOMIPCFLG and STS registers.
18
IPC19
0
CTOMIPCACK Flag 19. C28 to M3 core IPC flag 19 acknowledge. Writing a ‘1’ to this bit clears the
corresponding bit in CTOMIPCFLG and CTOMIPCSTS to ‘0’. The status of this bit is not readable
in this register – it is readable in the CTOMIPCFLG and STS registers.
17
IPC18
0
CTOMIPCACK Flag 18. C28 to M3 core IPC flag 18 acknowledge. Writing a ‘1’ to this bit clears the
corresponding bit in CTOMIPCFLG and CTOMIPCSTS to ‘0’. The status of this bit is not readable
in this register – it is readable in the CTOMIPCFLG and STS registers.
16
IPC17
0
CTOMIPCACK Flag 17. C28 to M3 core IPC flag 17 acknowledge. Writing a ‘1’ to this bit clears the
corresponding bit in CTOMIPCFLG and CTOMIPCSTS to ‘0’. The status of this bit is not readable
in this register – it is readable in the CTOMIPCFLG and STS registers.
15
IPC16
0
CTOMIPCACK Flag 16. C28 to M3 core IPC flag 16 acknowledge. Writing a ‘1’ to this bit clears the
corresponding bit in CTOMIPCFLG and CTOMIPCSTS to ‘0’. The status of this bit is not readable
in this register – it is readable in the CTOMIPCFLG and STS registers.
14
IPC15
0
CTOMIPCACK Flag 15. C28 to M3 core IPC flag 15 acknowledge. Writing a ‘1’ to this bit clears the
corresponding bit in CTOMIPCFLG and CTOMIPCSTS to ‘0’. The status of this bit is not readable
in this register – it is readable in the CTOMIPCFLG and STS registers.
13
IPC14
0
CTOMIPCACK Flag 14. C28 to M3 core IPC flag 14 acknowledge. Writing a ‘1’ to this bit clears the
corresponding bit in CTOMIPCFLG and CTOMIPCSTS to ‘0’. The status of this bit is not readable
in this register – it is readable in the CTOMIPCFLG and STS registers.
12
IPC13
0
CTOMIPCACK Flag 13. C28 to M3 core IPC flag 13 acknowledge. Writing a ‘1’ to this bit clears the
corresponding bit in CTOMIPCFLG and CTOMIPCSTS to ‘0’. The status of this bit is not readable
in this register – it is readable in the CTOMIPCFLG and STS registers.
11
IPC12
0
CTOMIPCACK Flag 12. C28 to M3 core IPC flag 12 acknowledge. Writing a ‘1’ to this bit clears the
corresponding bit in CTOMIPCFLG and CTOMIPCSTS to ‘0’. The status of this bit is not readable
in this register – it is readable in the CTOMIPCFLG and STS registers.
10
IPC11
0
CTOMIPCACK Flag 11. C28 to M3 core IPC flag 11 acknowledge. Writing a ‘1’ to this bit clears the
corresponding bit in CTOMIPCFLG and CTOMIPCSTS to ‘0’. The status of this bit is not readable
in this register – it is readable in the CTOMIPCFLG and STS registers.
9
IPC10
0
CTOMIPCACK Flag 10. C28 to M3 core IPC flag 10 acknowledge. Writing a ‘1’ to this bit clears the
corresponding bit in CTOMIPCFLG and CTOMIPCSTS to ‘0’. The status of this bit is not readable
in this register – it is readable in the CTOMIPCFLG and STS registers.
8
IPC9
0
CTOMIPCACK Flag 9. C28 to M3 core IPC flag 9 acknowledge. Writing a ‘1’ to this bit clears the
corresponding bit in CTOMIPCFLG and CTOMIPCSTS to ‘0’. The status of this bit is not readable
in this register – it is readable in the CTOMIPCFLG and STS registers.
7
IPC8
0
CTOMIPCACK Flag 8. C28 to M3 core IPC flag 8 acknowledge. Writing a ‘1’ to this bit clears the
corresponding bit in CTOMIPCFLG and CTOMIPCSTS to ‘0’. The status of this bit is not readable
in this register – it is readable in the CTOMIPCFLG and STS registers.
6
IPC7
0
CTOMIPCACK Flag 7. C28 to M3 core IPC flag 7 acknowledge. Writing a ‘1’ to this bit clears the
corresponding bit in CTOMIPCFLG and CTOMIPCSTS to ‘0’. The status of this bit is not readable
in this register – it is readable in the CTOMIPCFLG and STS registers.