RAM Control Module Registers
438
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
Internal Memory
5.2.1.2
Cx SHRAM Configuration Register 1 (CxSRCR1)
Figure 5-5. Cx SHRAM Configuration Register 1 (CxSRCR1)
31
16
Reserved
R-0
15
11
10
9
8
Reserved
CPUWRPROT
C3
DMAWRPROT
C3
FETCHPROTC
3
R-0
R/W-0
R/W-0
R/W-0
7
3
2
1
0
Reserved
CPUWRPROT
C2
DMAWRPROT
C2
FETCHPROTC
2
R-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 5-10. Cx SHRAM Configuration Register 1 (CxSRCR1) Field Descriptions
Bit
Field
Value
Description
31-11
Reserved
Reserved
10
CPUWRPROTC3
CPU Write Protection C3
0
M3 CPU write allowed to C3 RAM block.
1
M3 CPU write not allowed to C3 RAM block.
9
DMAWRPROTC3
µDMA Write Protection C3
0
M3 µDMA write allowed to C3 RAM block.
1
M3 µDMA write not allowed to C3 RAM block.
8
FETCHPROTC3
CPU Fetch Protection C3
0
M3 CPU Fetch allowed from C3 RAM block.
1
M3 CPU Fetch not allowed from C3 RAM block.
7-3
Reserved
Reserved
2
CPUWRPROTC2
CPU Write Protection C2
0
M3 CPU write allowed to C2 RAM block.
1
M3 CPU write not allowed to C2 RAM block.
1
DMAWRPROTC2
µDMA Write Protection C2
0
M3 µDMA write allowed to C2 RAM block.
1
M3 µDMA write not allowed to C2 RAM block.
0
FETCHPROTC2
CPU Fetch Protection C2
0
M3 CPU Fetch allowed from C2 RAM block.
1
M3 CPU Fetch not allowed from C2 RAM block.