RAM Control Module Registers
457
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
Internal Memory
5.2.2.9
M3 Uncorrectable Error Flag Clear Register (MUECLR)
Figure 5-24. M3 Uncorrectable Error Flag Clear Register (MUECLR)
31
16
Reserved
R-0
15
4
3
2
1
0
Reserved
UDMARE
M3CPURE
UDMAWE
M3CPUWE
R-0
R/W=1-0
R/W=1-0
R/W=1-0
R/W=1-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 5-29. M3 Uncorrectable Error Flag Clear Register (MUECLR) Field Descriptions
Bit
Field
Value
Description
31-4
Reserved
Reserved
3
UDMARE
M3 µDMA Uncorrectable Read Error Clear. Any reads to this bit will return a 0.
0
No effect
1
Clears the M3 µDMA uncorrectable read error flag.
2
M3CPURE
M3 CPU Uncorrectable Read Error Clear. Any reads to this bit will return a 0.
0
No effect
1
Clears the M3 CPU uncorrectable read error flag.
1
UDMAWE
M3 µDMA Uncorrectable Write Error Clear. Any reads to this bit will return a 0.
0
No effect
1
Clears the M3 µDMA uncorrectable write error flag.
0
M3CPUWE
M3 CPU Uncorrectable Write Error Clear. Any reads to this bit will return a 0.
0
No effect
1
Clears the M3 CPU uncorrectable write error flag.
5.2.2.10 M3 Corrected Error Counter Register (MCECNTR)
Figure 5-25. M3 Corrected Error Counter Register (MCECNTR)
31
16 15
0
Reserved
MCECNTR
R-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 5-30. M3 Corrected Error Counter Register (MCECNTR) Field Descriptions
Bit
Field
Value
Description
31-16
Reserved
Reserved
15-0
MCECNTR
M3 CPU/µDMA Corrected Error Counter
In case of an error that has been corrected during M3 CPU or µDMA reads, this counter increments
by 1. After increment, if this counter value becomes equal to the value configured in the MCETRES
register, correctable error interrupt gets generated if it is enableds in the MCEIE register.
Note:
Writing a value equal to the MCETRES generates an interrupt and sets the MCEFLG.