System Control Registers
192
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
System Control and Interrupts
Table 1-62. C28 Reset Cause Register (CRESC) Register Field Descriptions (continued)
Bit
Field
Value
Description
3
POR
POR reset. If set, indicates that a power-on reset caused a device reset.
If ‘0’ then POR reset fired indicating a POR condition.
0
Clears this bit
1
No effect
2
XRS
External Reset Input.
A ‘1’ indicates that an external reset input pin caused a device reset. If ‘0’ then there was no
external reset input since the previous POR.
0
Clears this bit
1
No effect
1-0
Reserved
Reserved
1.13.3.5 Software Reset Control 0 (SRCR0) Register
NOTE:
Writes to this register are masked by the DC1 register.
Putting the module into reset and bringing it out of reset is done by software. When a
particular bit is set, the module goes into reset and to bring the module out of reset, software
has to again write a '0' explicitly to the register.
Figure 1-52. Software Reset Control 0 (SRCR0) Register
31
29
28
27
16
Reserved
WDT1
Reserved
R-0:0
R/W-0
R-0:0
15
4
3
2
0
Reserved
WDT0
Reserved
R-0:0
R/W-0
R-0:0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-63. Software Reset Control 0 (SRCR0) Register Field Descriptions
Bit
Field
Value
Description
31-29
Reserved
Reserved
28
WDT1
WDT1 S/W Reset Control
When this bit is set, Watchdog Timer module 1 is reset. All internal data is lost and the registers are
returned to their reset states. This bit must be manually cleared after being set.
27-4
Reserved
Reserved
3
WDT0
WDT0 S/W Reset Control
When this bit is set, Watchdog Timer module 0 is reset. All internal data is lost and the registers are
returned to their reset states. This bit must be manually cleared after being set.
2-0
Reserved
Reserved