System Control Registers
273
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
System Control and Interrupts
Table 1-171. M3 to C28 IPC Clear (MTOCIPCCLR) Register Field Descriptions (continued)
Bit
Field
Value
Description
23
IPC24
0
MTOCIPCCLR Flag 24. M3 to C28 core IPC flag 24 clear. If a bit is cleared by writing a ‘1’ then the
corresponding bit in MTOCIPCFLG is cleared. The status of this bit is not readable in this register –
it is readable in the MTOCIPCFLG and STS registers.
22
IPC23
0
MTOCIPCCLR Flag 23. M3 to C28 core IPC flag 23 clear. If a bit is cleared by writing a ‘1’ then the
corresponding bit in MTOCIPCFLG is cleared. The status of this bit is not readable in this register –
it is readable in the MTOCIPCFLG and STS registers.
21
IPC22
0
MTOCIPCCLR Flag 22. M3 to C28 core IPC flag 22 clear. If a bit is cleared by writing a ‘1’ then the
corresponding bit in MTOCIPCFLG is cleared. The status of this bit is not readable in this register –
it is readable in the MTOCIPCFLG and STS registers.
20
IPC21
0
MTOCIPCCLR Flag 21. M3 to C28 core IPC flag 21 clear. If a bit is cleared by writing a ‘1’ then the
corresponding bit in MTOCIPCFLG is cleared. The status of this bit is not readable in this register –
it is readable in the MTOCIPCFLG and STS registers.
19
IPC20
0
MTOCIPCCLR Flag 20. M3 to C28 core IPC flag 20 clear. If a bit is cleared by writing a ‘1’ then the
corresponding bit in MTOCIPCFLG is cleared. The status of this bit is not readable in this register –
it is readable in the MTOCIPCFLG and STS registers.
18
IPC19
0
MTOCIPCCLR Flag 19. M3 to C28 core IPC flag 19 clear. If a bit is cleared by writing a ‘1’ then the
corresponding bit in MTOCIPCFLG is cleared. The status of this bit is not readable in this register –
it is readable in the MTOCIPCFLG and STS registers.
17
IPC18
0
MTOCIPCCLR Flag 18. M3 to C28 core IPC flag 18 clear. If a bit is cleared by writing a ‘1’ then the
corresponding bit in MTOCIPCFLG is cleared. The status of this bit is not readable in this register –
it is readable in the MTOCIPCFLG and STS registers.
16
IPC17
0
MTOCIPCCLR Flag 17. M3 to C28 core IPC flag 17 clear. If a bit is cleared by writing a ‘1’ then the
corresponding bit in MTOCIPCFLG is cleared. The status of this bit is not readable in this register –
it is readable in the MTOCIPCFLG and STS registers.
15
IPC16
0
MTOCIPCCLR Flag 16. M3 to C28 core IPC flag 16 clear. If a bit is cleared by writing a ‘1’ then the
corresponding bit in MTOCIPCFLG is cleared. The status of this bit is not readable in this register –
it is readable in the MTOCIPCFLG and STS registers.
14
IPC15
0
MTOCIPCCLR Flag 15. M3 to C28 core IPC flag 15 clear. If a bit is cleared by writing a ‘1’ then the
corresponding bit in MTOCIPCFLG is cleared. The status of this bit is not readable in this register –
it is readable in the MTOCIPCFLG and STS registers.
13
IPC14
0
MTOCIPCCLR Flag 14. M3 to C28 core IPC flag 14 clear. If a bit is cleared by writing a ‘1’ then the
corresponding bit in MTOCIPCFLG is cleared. The status of this bit is not readable in this register –
it is readable in the MTOCIPCFLG and STS registers.
12
IPC13
0
MTOCIPCCLR Flag 13. M3 to C28 core IPC flag 13 clear. If a bit is cleared by writing a ‘1’ then the
corresponding bit in MTOCIPCFLG is cleared. The status of this bit is not readable in this register –
it is readable in the MTOCIPCFLG and STS registers.
11
IPC12
0
MTOCIPCCLR Flag 12. M3 to C28 core IPC flag 12 clear. If a bit is cleared by writing a ‘1’ then the
corresponding bit in MTOCIPCFLG is cleared. The status of this bit is not readable in this register –
it is readable in the MTOCIPCFLG and STS registers.
10
IPC11
0
MTOCIPCCLR Flag 11. M3 to C28 core IPC flag 11 clear. If a bit is cleared by writing a ‘1’ then the
corresponding bit in MTOCIPCFLG is cleared. The status of this bit is not readable in this register –
it is readable in the MTOCIPCFLG and STS registers.
9
IPC10
0
MTOCIPCCLR Flag 10. M3 to C28 core IPC flag 10 clear. If a bit is cleared by writing a ‘1’ then the
corresponding bit in MTOCIPCFLG is cleared. The status of this bit is not readable in this register –
it is readable in the MTOCIPCFLG and STS registers.
8
IPC9
0
MTOCIPCCLR Flag 9. M3 to C28 core IPC flag 9 clear. If a bit is cleared by writing a ‘1’ then the
corresponding bit in MTOCIPCFLG is cleared. The status of this bit is not readable in this register –
it is readable in the MTOCIPCFLG and STS registers.
7
IPC8
0
MTOCIPCCLR Flag 8. M3 to C28 core IPC flag 8 clear. If a bit is cleared by writing a ‘1’ then the
corresponding bit in MTOCIPCFLG is cleared. The status of this bit is not readable in this register –
it is readable in the MTOCIPCFLG and STS registers.
6
IPC7
0
MTOCIPCCLR Flag 7. M3 to C28 core IPC flag 8 clear. If a bit is cleared by writing a ‘1’ then the
corresponding bit in MTOCIPCFLG is cleared. The status of this bit is not readable in this register –
it is readable in the MTOCIPCFLG and STS registers.
5
IPC6
0
MTOCIPCCLR Flag 6. M3 to C28 core IPC flag 6 clear. If a bit is cleared by writing a ‘1’ then the
corresponding bit in MTOCIPCFLG is cleared. The status of this bit is not readable in this register –
it is readable in the MTOCIPCFLG and STS registers.
4
IPC5
0
MTOCIPCCLR Flag 5. M3 to C28 core IPC flag 5 clear. If a bit is cleared by writing a ‘1’ then the
corresponding bit in MTOCIPCFLG is cleared. The status of this bit is not readable in this register –
it is readable in the MTOCIPCFLG and STS registers.