System Control Registers
181
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
System Control and Interrupts
1.13.2.10 Serial Port Loop Back Control (SERPLOOP) Register
Figure 1-37. Serial Port Loop Back Control (SERPLOOP) Register
31
16
Reserved
R-0
15
9
8
7
2
1
0
Reserved
UART4
TOSCIA
Reserved
SSI3TOSPIA
R-0
R/W-0
R-0
R/W-0:0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-48. Serial Port Loop Back Control (SERPLOOP) Register Field Descriptions
Bit
Field
Value
Description
31-9
Reserved
Reserved
8
UART4TOSCIA
UART4-to-SCIA Loopback
UART4 to SCIA connection logic control
0
Not connected (default on reset)
1
UART4 connected to SCIA
7-2
Reserved
Reserved
1-0
SSI3TOSPIA
SSI3-to-SPIA Loopback
SSI3 to SPIA internal connection logic control
0 x
Not Connected (default on reset)
1 0
SSI3 Connected to SPI-A (SPI-A is in Slave Mode)
1 1
SSI3 Connected to SPI-A (SPI-A is in Master Mode)
1.13.2.11 Master Subsystem: ACIB Status (MCIBSTATUS) Register
Figure 1-38. Master Subystem: ACIB Status (MCIBSTATUS) Register
15
8
CIBBUSCLKCNT
R-0:0
7
3
2
1
0
Reserved
INTS
READY
APGOODSTS
R-0:0
R-x
R-x
R-x
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset; x= indeterminate
Table 1-49. Master Subsystem: ACIB Status (MCIBSTATUS) Register Field Descriptions
Bit
Field
Value
Description
15-8
CIBBUSCLKCNT
8-bit CIBBUSCLK Counter
This free running 8-bit counter is incremented by the CIBBUSCLK. If the counter overflows, it will
rewind to zero and continue counting. This counter is used to indicate if CIBBUSCLK is present.
7-3
Reserved
Reserved
2
INTS
INTS signal state
Reading this bit will give the current state of the INTS CIB signal at the input.
1
READY
READY signal state
Reading this bit will give the current state of the READY CIB signal at the input.
0
APGOODSTS
Analog System Power Good Status
Reading this bit gives the power state of the Analog Subsystem.
0
Analog subsystem power not present
1
Analog subsystem power present