35
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
List of Figures
7-98.
Compare B High-Resolution Mirror Register (CMPBHRM)
.........................................................
7-99.
Action-Qualifier Output A Control Register and Mirror Register (AQCTLA / AQCTLAM)
.......................
7-100. Action-Qualifier Output B Control Register and Mirror Register (AQCTLB / AQCTLBM)
.......................
7-101. Action-Qualifier Software Force Register and Mirror Register (AQSFRC / AQSFRCM)
........................
7-102. Action-Qualifier Continuous Software Force Register and Mirror Register (AQCSFRC / AQCSFRCM)
......
7-103. Action Qualifier Control Register (AQCTLR)
..........................................................................
7-104. Dead-Band Generator Control Register (DBCTL)
....................................................................
7-105. Dead-Band Generator Rising Edge Delay and Mirror Register (DBRED / DBREDM)
..........................
7-106. Dead-Band Generator Falling Edge Delay and Mirror Register (DBFED / DBFEDM)
...........................
7-107. Dead Band Rising Edge Delay High-Resolution Register (DBREDHR)
...........................................
7-108. Dead Band Falling Edge Delay High-Resolution Register (DBFEDHR)
...........................................
7-109. PWM-Chopper Control Register (PCCTL)
.............................................................................
7-110. Trip-Zone Select Register (TZSEL)
....................................................................................
7-111. Trip-Zone Control Register (TZCTL)
...................................................................................
7-112. Trip-Zone Enable Interrupt Register (TZEINT)
........................................................................
7-113. Trip-Zone Flag Register (TZFLG)
.......................................................................................
7-114. Trip-Zone Clear Register and Mirror Register (TZCLR / TZCLRM)
................................................
7-115. Trip-Zone Force Register (TZFRC)
.....................................................................................
7-116. Trip-Zone Digital Compare Event Select Register (TZDCSEL)
.....................................................
7-117. Digital Compare Trip Select (DCTRIPSEL)
...........................................................................
7-118. Digital Compare A Control Register (DCACTL)
......................................................................
7-119. Digital Compare B Control Register (DCBCTL)
.......................................................................
7-120. Digital Compare Filter Control Register (DCFCTL)
..................................................................
7-121. Digital Compare Capture Control Register (DCCAPCTL)
...........................................................
7-122. Digital Compare Counter Capture Register (DCCAP)
...............................................................
7-123. Digital Compare Filter Offset Register (DCFOFFSET)
..............................................................
7-124. Digital Compare Filter Offset Counter Register (DCFOFFSETCNT)
..............................................
7-125. Digital Compare Filter Window Register (DCFWINDOW)
...........................................................
7-126. Digital Compare Filter Window Counter Register (DCFWINDOWCNT)
...........................................
7-127. Digital Compare A High Trip Input Select (DCAHTRIPSEL) (EALLOW-protected)
..............................
7-128. Digital Compare A Low Trip Input Select (DCALTRIPSEL) (EALLOW-protected)
...............................
7-129. Digital Compare B High Trip Input Select (DCBHTRIPSEL) (EALLOW-protected)
..............................
7-130. Digital Compare B Low Trip Input Select (DCBLTRIPSEL) (EALLOW-protected)
...............................
7-131. GPIO Trip Input Select Register (GPTRIPxSEL)
.....................................................................
7-132. Event-Trigger Selection Register (ETSEL)
............................................................................
7-133. Event-Trigger Prescale Register (ETPS)
..............................................................................
7-134. Event-Trigger Interrupt Pre-Scale Register (ETINTPS)
..............................................................
7-135. Event-Trigger SOC Pre-Scale Register (ETSOCPS)
................................................................
7-136. Event-Trigger Flag Register (ETFLG)
..................................................................................
7-137. Event-Trigger Clear Register and Mirror Register (ETCLR / ETCLRM)
..........................................
7-138. Event-Trigger Force Register (ETFRC)
................................................................................
7-139. Event-Trigger Counter Initialization Control Register (ETCNTINITCTL)
..........................................
7-140. Event-Trigger Counter Initialization Register (ETCNTINIT)
.........................................................
8-1.
Capture and APWM Modes of Operation
..............................................................................
8-2.
Counter Compare and PRD Effects on the eCAP Output in APWM Mode
.......................................
8-3.
Capture Function Diagram
...............................................................................................
8-4.
Event Prescale Control
...................................................................................................
8-5.
Prescale Function Waveforms
..........................................................................................
8-6.
Details of the Continuous/One-shot Block
.............................................................................