Registers
756
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
C28 Enhanced Pulse Width Modulator (ePWM) Module
Figure 7-105. Dead-Band Generator Rising Edge Delay and Mirror Register (DBRED / DBREDM)
15
14
13
8
Reserved
DEL
R-0
R/W-0
7
0
DEL
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 7-55. Dead-Band Generator Rising Edge Delay and Mirror Register (DBRED / DBREDM) Field
Descriptions
Bit
Field
Value
Description
15-14
Reserved
0
Reserved
13-0
DEL
Rising Edge Delay Count. 14-bit counter.
Figure 7-106. Dead-Band Generator Falling Edge Delay and Mirror Register (DBFED / DBFEDM)
15
14
13
8
Reserved
DEL
R-0
R/W-0
7
0
DEL
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 7-56. Dead-Band Generator Falling Edge Delay and Mirror Register (DBFED / DBFEDM) Field
Descriptions
Bit
Field
Value
Description
15-14
Reserved
Reserved
13-0
DEL
Falling Edge Delay Count. 14-bit counter
Figure 7-107. Dead Band Rising Edge Delay High-Resolution Register (DBREDHR)
15
9
8
0
DBREDHR
Reserved
R/W-0
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 7-57. Dead Band Rising Edge Delay High-Resolution Register (DBREDHR) Field Descriptions
Bit
Field
Value
Description
15-9
DBREDHR
00-7Fh
These 7-bits contain the high-resolution portion (least significant 7-bits) of the dead-band rising
edge delay value. DBREDM: DBREDHR can be accessed in a single 32-bit read/write. Shadowing
is enabled and disabled by the DBCTL[SHDWDBREDMODE] bit as described for the DBRED
register.
8-0
Reserved
0
Reserved for TI Test
Figure 7-108. Dead Band Falling Edge Delay High-Resolution Register (DBFEDHR)
15
9
8
0
DBFEDHR
Reserved
R/W-0
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset