RAM Control Module Registers
473
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
Internal Memory
5.2.3.8
Lx RAM Test and Initialization Register 1 (CLxRTESTINIT1)
Figure 5-48. Lx RAM Test and Initialization Register 1 (CLxRTESTINIT1)
31
8
Reserved
R-0
7
6
5
4
3
2
1
0
ECCPARTEST
L3
RAMINITL3
ECCPARTEST
L2
RAMINITL2
ECCPARTEST
L1
RAMINITL1
ECCPARTEST
L0
RAMINITL0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 5-53. Lx RAM Test and Initialization Register 1 (CLxRTESTINIT1) Field Descriptions
Bit
Field
Value
Description
31-8
Reserved
Reserved
7
ECCPARTESTL3
Enable/Disable RAMTEST Feature for L3 RAM Block
0
RAMTEST feature is disabled for L3 RAM block.
1
RAMTEST feature is enabled for L3 RAM block. ECC/parity logic is bypassed for memory
accesses.
6
RAMINITL3
RAM Initialization L3. Any reads to this bit will return a 0.
0
No action taken.
1
Initialize all address locations of L3 RAM block with data 0x0 and corresponding data an address
ECC/parity bits.
5
ECCPARTESTL2
Enable/Disable RAMTEST Feature for L2 RAM Block
0
RAMTEST feature is disabled for L2 RAM block.
1
RAMTEST feature is enabled for L2 RAM block. ECC/parity logic is bypassed for memory
accesses.
4
RAMINITL2
RAM Initialization L2. Any reads to this bit will return a 0.
0
No action taken.
1
Initialize all address locations of L2 RAM block with data 0x0 and corresponding data an address
ECC/parity bits.
3
ECCPARTESTL1
Enable/Disable RAMTEST Feature for L1 RAM Block
0
RAMTEST feature is disabled for L1 RAM block.
1
RAMTEST feature is enabled for L1 RAM block. ECC/parity logic is bypassed for memory
accesses.
2
RAMINITL1
RAM Initialization L1. Any reads to this bit will return a 0.
0
No action taken.
1
Initialize all address locations of L1 RAM block with data 0x0 and corresponding data an address
ECC/parity bits.
1
ECCPARTESTL0
Enable/Disable RAMTEST Feature for L0 RAM Block
0
RAMTEST feature is disabled for L0 RAM block.
1
RAMTEST feature is enabled for L0 RAM block. ECC/parity logic is bypassed for memory
accesses.
0
RAMINITL0
RAM Initialization L0. Any reads to this bit will return a 0.
0
No action taken.
1
Initialize all address locations of L0 RAM block with data 0x0 and corresponding data an address
ECC/parity bits.