System Control Registers
291
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
System Control and Interrupts
Table 1-181. MTOCIPCSTS Register Field Descriptions (continued)
Bit
Field
Value
Description
11
IPC12
0
MTOCIPCSTS Flag 12. M3 to C28 core IPC flag 12 status. The bit is ‘1’ if the corresponding
MTOCIPCSET bit has been written with a ‘1’ and MTOCIPCCLR or MTOCIPCACK bit has not been
written with a ‘1’.
10
IPC11
0
MTOCIPCSTS Flag 11. M3 to C28 core IPC flag 11 status. The bit is ‘1’ if the corresponding
MTOCIPCSET bit has been written with a ‘1’ and MTOCIPCCLR or MTOCIPCACK bit has not been
written with a ‘1’.
9
IPC10
0
MTOCIPCSTS Flag 10. M3 to C28 core IPC flag 10 status. The bit is ‘1’ if the corresponding
MTOCIPCSET bit has been written with a ‘1’ and MTOCIPCCLR or MTOCIPCACK bit has not been
written with a ‘1’.
8
IPC9
0
MTOCIPCSTS Flag 9. M3 to C28 core IPC flag 9 status. The bit is ‘1’ if the corresponding
MTOCIPCSET bit has been written with a ‘1’ and MTOCIPCCLR or MTOCIPCACK bit has not been
written with a ‘1’.
7
IPC8
0
MTOCIPCSTS Flag 8. M3 to C28 core IPC flag 8 status. The bit is ‘1’ if the corresponding
MTOCIPCSET bit has been written with a ‘1’ and MTOCIPCCLR or MTOCIPCACK bit has not been
written with a ‘1’.
6
IPC7
0
MTOCIPCSTS Flag 7. M3 to C28 core IPC flag 7 status. The bit is ‘1’ if the corresponding
MTOCIPCSET bit has been written with a ‘1’ and MTOCIPCCLR or MTOCIPCACK bit has not been
written with a ‘1’.
5
IPC6
0
MTOCIPCSTS Flag 6. M3 to C28 core IPC flag 6 status. The bit is ‘1’ if the corresponding
MTOCIPCSET bit has been written with a ‘1’ and MTOCIPCCLR or MTOCIPCACK bit has not been
written with a ‘1’.
4
IPC5
0
MTOCIPCSTS Flag 5. M3 to C28 core IPC flag 5 status. The bit is ‘1’ if the corresponding
MTOCIPCSET bit has been written with a ‘1’ and MTOCIPCCLR or MTOCIPCACK bit has not been
written with a ‘1’.
3
IPC4
0
MTOCIPCSTS Interrupt 4. M3 to C28 IPC interrupt 4 status flag. The bit is ‘1’ if the corresponding
MTOCIPCSET bit has been written with a ‘1’ and MTOCIPCCLR or MTOCIPCACK bit has not been
written with a ‘1’
2
IPC3
0
MTOCIPCSTS Interrupt 3. M3 to C28 IPC interrupt 3 status flag. The bit is ‘1’ if the corresponding
MTOCIPCSET bit has been written with a ‘1’ and MTOCIPCCLR or MTOCIPCACK bit has not been
written with a ‘1’
1
IPC2
0
MTOCIPCSTS Interrupt 2. M3 to C28 IPC interrupt 2 status flag. The bit is ‘1’ if the corresponding
MTOCIPCSET bit has been written with a ‘1’ and MTOCIPCCLR or MTOCIPCACK bit has not been
written with a ‘1.’
0
IPC1
0
MTOCIPCSTS Interrupt 1. M3 to C28 IPC interrupt 1 status flag. The bit is ‘1’ if the corresponding
MTOCIPCSET bit has been written with a ‘1’ and MTOCIPCCLR or MTOCIPCACK bit has not been
written with a ‘1.’
1.13.12.6 C28 Flash Semaphore Register
Figure 1-170. C28 Flash Semaphore Register
31
16
KEY
R=0/W
15
4
3
2
1
0
KEY
Reserved
SEM
R=0/W
R-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-182. C28 Flash Semaphore Field Descriptions
Bit
Field
Value
Description
31-4
KEY
0
Writing the value 0x4CE7395 will allow writes to the SEM bits or writes are ignored. Reads will
return 0.
Note:
This is to prevent spurious writes to the semaphore bits.
3-2
Reserved
Reserved