42
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
List of Figures
15-52. Unexpected Frame-Synchronization Pulse With (R/X) FIG = 1
...................................................
15-53. Companding Processes for Reception and for Transmission
.....................................................
15-54.
μ
-Law Transmit Data Companding Format
..........................................................................
15-55. A-Law Transmit Data Companding Format
..........................................................................
15-56. Range of Programmable Data Delay
.................................................................................
15-57. 2-Bit Data Delay Used to Skip a Framing Bit
........................................................................
15-58. Data Clocked Externally Using a Rising Edge and Sampled by the McBSP Receiver on a Falling Edge
..
15-59. Frame of Period 16 CLKG Periods and Active Width of 2 CLKG Periods
.......................................
15-60. Data Clocked Externally Using a Rising Edge and Sampled by the McBSP Receiver on a Falling Edge
..
15-61. Four 8-Bit Data Words Transferred To/From the McBSP
..........................................................
15-62. One 32-Bit Data Word Transferred To/From the McBSP
..........................................................
15-63. 8-Bit Data Words Transferred at Maximum Packet Frequency
...................................................
15-64. Configuring the Data Stream of as a Continuous 32-Bit Word
....................................................
15-65. Data Receive Registers (DRR2 and DRR1)
.........................................................................
15-66. Data Transmit Registers (DXR2 and DXR1)
........................................................................
15-67. Serial Port Control 1 Register (SPCR1)
.............................................................................
15-68. Serial Port Control 2 Register (SPCR2)
.............................................................................
15-69. Receive Control Register 1 (RCR1)
..................................................................................
15-70. Receive Control Register 2 (RCR2)
..................................................................................
15-71. Transmit Control 1 Register (XCR1)
..................................................................................
15-72. Transmit Control 2 Register (XCR2)
.................................................................................
15-73. Sample Rate Generator 1 Register (SRGR1)
.......................................................................
15-74. Sample Rate Generator 2 Register (SRGR2)
.......................................................................
15-75. Multichannel Control 1 Register (MCR1)
............................................................................
15-76. Multichannel Control 2 Register (MCR2)
.............................................................................
15-77. Pin Control Register (PCR)
...........................................................................................
15-78. Receive Channel Enable Registers (RCERA...RCERH)
...........................................................
15-79. Transmit Channel Enable Registers (XCERA...XCERH)
..........................................................
15-80. Receive Interrupt Generation
..........................................................................................
15-81. Transmit Interrupt Generation
.........................................................................................
15-82. McBSP Interrupt Enable Register (MFFINT)
........................................................................
16-1.
µDMA Block Diagram
...................................................................................................
16-2.
Example of Ping-Pong µDMA Transaction
...........................................................................
16-3.
Memory Scatter-Gather, Setup and Configuration
..................................................................
16-4.
Memory Scatter-Gather, µDMA Copy Sequence
...................................................................
16-5.
Peripheral Scatter-Gather, Setup and Configuration
...............................................................
16-6.
Peripheral Scatter-Gather, µDMA Copy Sequence
.................................................................
16-7.
DMA Channel Source Address End Pointer (DMASRCENDP) Register
........................................
16-8.
DMA Channel Destination Address End Pointer (DMADSTENDP) Register
....................................
16-9.
DMA Channel Control Word (DMACHCTL) Register
...............................................................
16-10. DMA Status (DMASTAT) Register
....................................................................................
16-11. DMA Configuration (DMACFG) Register
.............................................................................
16-12. DMA Channel Control Base Pointer (DMACTLBASE) Register
..................................................
16-13. DMA Alternate Channel Control Base Pointer (DMAALTBASE) Register
.......................................
16-14. DMA Channel Wait-on-Request Status (DMAWAITSTAT) Register
.............................................
16-15. DMA Channel Software Request (DMASWREQ) Register
........................................................
16-16. DMA Channel Useburst Set (DMAUSEBURSTSET) Register
....................................................
16-17. DMA Channel Useburst Clear (DMAUSEBURSTCLR) Register
..................................................
16-18. DMA Channel Request Mask Set (DMAREQMASKSET) Register
...............................................