System Control Registers
205
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
System Control and Interrupts
Figure 1-66. C28 NMI Flag Clear (CNMIFLGCLR) Register
15
8
Reserved
R-0:0
7
6
5
4
3
2
1
0
Reserved
ACIBERR
C28BISTERR
M3BISTERR
C28FLUNCERR
C28RAMUNCERR
CLOCKFAIL
NMIINT
R-0:0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-77. C28 NMI Flag Clear (CNMIFLGCLR) Register Field Descriptions
Bit
Field
Value
Description
15-7
Reserved
Reserved
6
ACIBERR
CIB Error NMI Flag Clear
0
Ignored; always reads back 0.
1
Clears the corresponding flag bit in the NMIFLG register.
5
C28BISTERR
C28 BIST Error Flag
0
Writes of 0 are ignored. Always reads back 0. This can be used as a means to test the NMI
mechanisms.
1
Writing a 1 to these bits will set the respective FAIL flag in the NMIFLG and NMISHDFLG
registers.
4
M3BISTERR
M3 BIST Error Flag
0
Writes of 0 are ignored. Always reads back 0. This can be used as a means to test the NMI
mechanisms.
1
Writing a 1 to these bits will set the respective FAIL flag in the NMIFLG and NMISHDFLG
registers.
3
C28FLUNCERR
C28 Flash Uncorrectable Error NMI Flag Clear
0
Ignored; always reads back 0.
1
Clears the corresponding flag bit in the NMIFLG register.
2
C28RAMUNCERR
C28 RAM Uncorrectable Error NMI Flag Clear
0
Ignored; always reads back 0.
1
Clears the corresponding flag bit in the NMIFLG register.
1
CLOCKFAIL
Clock Fail NMI Flag Clear
0
Ignored; always reads back 0.
1
Clears the corresponding flag bit in the NMIFLG register.
0
NMIINT
NMI Interrupt Flag Clear
0
Ignored; always reads back 0.
1
Clears the corresponding flag bit in the NMIFLG register.