System Control Registers
177
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
System Control and Interrupts
1.13.2.5 Device Configuration 4 (DC4) Register
Figure 1-32. Device Configuration 4 (DC4) Register
31
30
29
28
27
26
25
24
Reserved
EMAC0
Reserved
E1588
R-x
R-x
R-x
R-x
23
16
Reserved
R-x
15
14
13
12
11
10
9
8
Reserved
µDMA
ROM
Reserved
GPIOJ
R-x
R-x
7
6
5
4
3
2
1
0
GPIOH
GPIOG
GPIOF
GPIOE
GPIOD
GPIOC
GPIOB
GPIOA
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-43. Device Configuration 4 (DC4) Register Field Descriptions
Bit
Field
Value
Description
31-29
Reserved
Reserved
28
EMAC0
Ethernet MAC Layer 0
Whether EMAC0 is present or not depends on the device configuration.
0
EMAC0 is not present
1
EMAC0 is present
27-25
Reserved
Reserved
24
E1588
1588-Capable EMAC 0
Whether 1588-capable EMAC0 is present or not depends on the device configuration.
0
EMAC0 is not 1588 capable
1
EMAC0 is 1588 capable
23-14
Reserved
Reserved
13
µDMA
µDMA
Whether µDMA is present or not depends on the device configuration.
0
µDMA is not present
1
µDMA is present
12
ROM
On-Chip M3 Code ROM
0
M3 code ROM is not present
1
M3 code ROM is present
11-9
Reserved
Reserved
8
GPIOJ
GPIO PortJ
Whether GPIOJ is present or not depends on the device configuration.
0
GPIO PortJ is not present
1
GPIO PortJ is present
7
GPIOH
GPIO PortH
Whether GPIOH is present or not depends on the device configuration.
0
GPIO PortH is not present
1
GPIO PortH is present
6
GPIOG
GPIO PortG
Whether GPIOG is present or not depends on the device configuration.
0
GPIO PortG is not present
1
GPIO PortG is present