System Control Registers
191
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
System Control and Interrupts
Table 1-61. Master Reset Cause (MRESC) Register Field Descriptions (continued)
Bit
Field
Value
Description
24
EXTGPIO
External GPIO NMI Unserviced
0
NMIWD event caused a device reset since the previous POR.
Writing a "0" to this bit clears it.
1
External NMI input triggered a M3 NMI and this triggered the M3 NMIWD. M3 did not respond to
the NMI and the NMIWD fired a reset.
23-17
Reserved
Reserved
16
MCLKNMI
Missing Clock Condition NMI Unserviced
0
No NMIWD event that caused a device reset since the previous POR.
Writing a "0" to this bit clears it.
1
Missing clock detection triggered a M3 NMI and this triggered the M3 NMIWD. M3 did not respond
to the NMI and the NMIWD fired a reset.
15-6
Reserved
Reserved
5
WDT1
Watchdog Timer 1 Reset
0
No WDT1 time out reset causing device reset since the previous POR.
Writing a "0" to this bit clears it.
1
M3 WDT1 timed out and caused a device reset.
4
SW
Software NVIC Reset
0
No NVIC software reset request that caused a device reset since the previous POR.
Writing a "0" to this bit clears it.
1
SW reset request from the NVIC SYSRESETREQ register caused a device reset.
3
WDT0
Watchdog Timer 0 Reset
0
No WDT0 time out reset fired since the previous POR.
Writing a "0" to this bit clears it.
1
M3 WDT0 timed out and caused a device reset.
2
Reserved
Reserved
1
POR
POR Reset
0
No POR reset fired indicating a POR condition.
Writing a "0" to this bit clears it.
1
Power-on reset caused a device reset.
0
XRS
External Reset Input
0
No external reset input since the previous POR.
Writing a "0" to this bit clears it.
1
External reset input pin caused a device reset.
1.13.3.4 C28 Reset Cause Register (CRESC) Register
Figure 1-51. C28 Reset Cause Register (CRESC) Register
15
5
4
3
2
1
0
Reserved
C28_NMIRSN
POR
XRS
Reserved
R-0
R/W-0
R/W-0
R/W-0
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-62. C28 Reset Cause Register (CRESC) Register Field Descriptions
Bit
Field
Value
Description
15-5
Reserved
1
Reserved
4
C28_NMIRSN
C28 NMI WDOG reset. If set, indicates that C28 NMI WDOG caused the reset.
If ‘0’ then there was no C28 NMI WDOG reset since the previous POR
0
Clears this bit.
1
No effect