NVIC Register Descriptions
1625
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
Cortex-M3 Peripherals
Figure 25-28. Interrupt 96-127 Active Bit (ACTIVE3) Register
31
0
INT
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 25-34. Interrupt 96-127 Active Bit (ACTIVE3) Register Field Descriptions
Bit
Field
Value
Description
31-0
INT
Interrupt Active
0
The corresponding interrupt is not active.
1
The corresponding interrupt is active, or active and pending.
25.5.25 Interrupt 128-133 Active Bit (ACTIVE4) Register, offset 0x310
The Interrupt 128-133 Active Bit (ACTIVE4) register indicates which interrupts are active. Bit 0
corresponds to Interrupt 128; bit 5 corresponds to Interrupt 133. See the
Cortex-M3 Processor
chapter for
interrupt assignments.
Note:
This register can only be accessed from privileged mode.
Caution:
Do not manually set or clear the bits in this register.
Figure 25-29. Interrupt 128-133 Active Bit (ACTIVE4) Register
31
6
5
0
Reserved
INT
R-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 25-35. Interrupt 128-133 Active Bit (ACTIVE4) Register Field Descriptions
Bit
Field
Value
Description
31-6
Reserved
Reserved
5-0
INT
Interrupt Active
0
The corresponding interrupt is not active.
1
The corresponding interrupt is active, or active and pending.