SSI Registers
1445
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
M3 Synchronous Serial Interface (SSI)
20.5.2.20 SSIPeriphID2 Register (Offset = FE8h) [reset = 18h]
SSIPeriphID2 is shown in
and described in
Return to the
SSI Peripheral Identification 2
Figure 20-29. SSIPeriphID2 Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
PID2
R-0h
R-18h
Table 20-23. SSIPeriphID2 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-8
RESERVED
R
0h
Reserved
7-0
PID2
R
18h
SSI Peripheral ID Register
[23:16] Can be used by software to identify the
presence of this peripheral.
Reset type: PER.RESET