SSI Registers
1420
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
M3 Synchronous Serial Interface (SSI)
20.5.2 SSI_REGS Registers
lists the SSI_REGS registers. All register offset addresses not listed in
should be
considered as reserved locations and the register contents should not be modified.
Table 20-2. SSI_REGS Registers
Offset
Acronym
Register Name
Write Protection
Section
0h
SSICR0
SSI Control 0
4h
SSICR1
SSI Control 1
8h
SSIDR
SSI Data
Ch
SSISR
SSI Status
10h
SSICPSR
SSI Clock Prescale
14h
SSIIM
SSI Interrupt Mask
18h
SSIRIS
SSI Raw Interrupt Status
1Ch
SSIMIS
SSI Masked Interrupt Status
20h
SSIICR
SSI Interrupt Clear
24h
SSIDMACTL
SSI DMA Control
FB0h
SSIPV
SSI Peripheral Version
FC0h
SSIPP
SSI Peripheral Properties
FC4h
SSIPC
SSI Peripheral Configuration
FD0h
SSIPeriphID4
SSI Peripheral Identification 4
FD4h
SSIPeriphID5
SSI Peripheral Identification 5
FD8h
SSIPeriphID6
SSI Peripheral Identification 6
FDCh
SSIPeriphID7
SSI Peripheral Identification 7
FE0h
SSIPeriphID0
SSI Peripheral Identification 0
FE4h
SSIPeriphID1
SSI Peripheral Identification 1
FE8h
SSIPeriphID2
SSI Peripheral Identification 2
FECh
SSIPeriphID3
SSI Peripheral Identification 3
FF0h
SSIPCellID0
SSI PrimeCell Identification 0
FF4h
SSIPCellID1
SSI PrimeCell Identification 1
FF8h
SSIPCellID2
SSI PrimeCell Identification 2
FFCh
SSIPCellID3
SSI PrimeCell Identification 3
Complex bit access types are encoded to fit into small table cells.
shows the codes that are
used for access types in this section.
Table 20-3. SSI_REGS Access Type Codes
Access Type
Code
Description
Read Type
R
R
Read
R-0
R
-0
Read
Returns 0s
Write Type
W
W
Write
W1S
W
1S
Write
1 to set
Reset or Default Value
-
n
Value after reset or the default
value
Register Array Variables