Analog-to-Digital Converter (ADC)
877
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
Analog Subsystem
Table 10-11. ADC Interrupt Overflow Clear Register (ADCINTOVFCLR) Field Descriptions
Bit
Field
Value
Description
15-8
Reserved
0
Reserved
7-0
ADCINTx
(x = 8 to 1)
ADC Interrupt Overflow Clear Bits.
0
No action.
1
Clears the respective overflow bit in the ADCINTOVF register. If software tries to set this bit on the
same clock cycle that hardware tries to set the overflow bit in the ADCINTOVF register, then
hardware has priority and the ADCINTOVF bit will be set.
NOTE:
The following Interrupt Select Registers are EALLOW protected.
Figure 10-23. Interrupt Select 1 And 2 Register (INTSEL1N2) (Address Offset 08h)
15
14
13
12
8
Reserved
INT2CONT
INT2E
INT2SEL
R-0
R/W-0
R/W-0
R/W-0
7
6
5
4
0
Reserved
INT1CONT
INT1E
INT1SEL
R-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Figure 10-24. Interrupt Select 3 And 4 Register (INTSEL3N4) (Address Offset 09h)
15
14
13
12
8
Reserved
INT4CONT
INT4E
INT4SEL
R-0
R/W-0
R/W-0
R/W-0
7
6
5
4
0
Reserved
INT3CONT
INT3E
INT3SEL
R-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Figure 10-25. Interrupt Select 5 And 6 Register (INTSEL5N6) (Address Offset 0Ah)
15
14
13
12
8
Reserved
INT6CONT
INT6E
INT6SEL
R-0
R/W-0
R/W-0
R/W-0
7
6
5
4
0
Reserved
INT5CONT
INT5E
INT5SEL
R-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Figure 10-26. Interrupt Select 7 And 8 Register (INTSEL7N8) (Address Offset 0Bh)
15
14
13
12
8
Reserved
INT8CONT
INT8E
INT8SEL
R-0
R/W-0
R/W-0
R/W-0
7
6
5
4
0
Reserved
INT7CONT
INT7E
INT7SEL
R-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset