C28 General-Purpose Input/Output (GPIO)
395
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
General-Purpose Input/Output (GPIO)
Table 4-51. GPIO Port A MUX 2 (GPAMUX2) Register Field Descriptions (continued)
Bits
Field
Value
Description
(1)
3-2
GPIO17
Configure the GPIO17 pin as:
00
GPIO17 - General purpose I/O 17 (default) (I/O)
01
SPISOMIA - SPI-A Slave output/Master input (I/O)
10
Reserved
11
Reserved
1-0
GPIO16
Configure the GPIO16 pin as:
00
GPIO16 - General purpose I/O 16 (default) (I/O)
01
SPISIMOA - SPI-A slave-in, master-out (I/O),
10
Reserved
11
Reserved
4.2.7.3
GPIO Port B MUX 1 (GPBMUX1) Register
The GPIO Port B MUX 1 (GPBMUX1) register is shown and described in the figure and table below.
Figure 4-44. GPIO Port B MUX 1 (GPBMUX1) Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
GPIO47
GPIO46
GPIO45
GPIO44
GPIO43
GPIO42
GPIO41
GPIO40
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
GPIO39
GPIO38
GPIO37
GPIO36
GPIO35
GPIO34
GPIO33
GPIO32
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 4-52. GPIO Port B MUX 1 (GPBMUX1) Register Field Descriptions
Bit
Field
Value
Description
31:30
GPIO47
Configure this pin as:
00
GPIO 47 - general purpose I/O 47 (default)
01
Reserved
10
Reserved
11
Reserved
29 - 28
GPIO45
Configure this pin as:
00
GPIO 46 - general purpose I/O 46 (default)
01
Reserved
10
Reserved
11
Reserved
27 - 26
GPIO45
Configure this pin as:
00
GPIO 45 - general purpose I/O 45 (default)
01
Reserved
10
Reserved
11
Reserved
25:24
GPIO44
Configure this pin as:
00
GPIO 44 - general purpose I/O 44 (default)
01
Reserved
10
Reserved
11
Reserved