System Control Registers
236
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
System Control and Interrupts
1.13.7.20 Sleep Mode Clock Gating Control Register 2 (SCGC2)
Figure 1-112. Sleep Mode Clock Gating Control Register 2 (SCGC2)
31
29
28
27
24
Reserved
EMAC0
Reserved
R-0
R/W-0
R-0
23
17
16
Reserved
USB
R-0
R/W-0
15
14
13
12
9
8
Reserved
µDMA
Reserved
GPIOJ
R-0
R/W-0
R-0
R/W-0
7
6
5
4
3
2
1
0
GPIOH
GPIOG
GPIOF
GPIOE
GPIOD
GPIOC
GPIOB
GPIOA
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 1-123. Sleep Mode Clock Gating Control Register 2 (SCGC2) Field Descriptions
Bit
Field
Value
Description
31-29
Reserved
Reserved
28
EMAC0
EMAC0 Clock Gating Control in Sleep Mode
This bit controls the clock gating for the EMAC0 module. If set, the module receives a clock and
functions. Otherwise, it is unclocked and disabled. If the module is unclocked, reads or writes to the
module generates bus faults.
27-17
Reserved
Reserved
16
USB
USB0 Clock Gating Control in Sleep Mode
This bit controls the clock gating for the USB module. If set, the module receives a clock and
functions. Otherwise, it is unclocked and disabled. If the module is unclocked, reads or writes to the
module generates bus faults.
15-14
Reserved
Reserved
13
µDMA
µDMA Clock Gating Control in Sleep Mode
This bit controls the clock gating for the µDMA module. If set, the module receives a clock and
functions. Otherwise, it is unclocked and disabled. If the module is unclocked, reads or writes to the
module generates bus faults.
12-9
Reserved
Reserved
8
GPIOJ
GPIOJ Clock Gating Control in Sleep Mode
This bit controls the clock gating for the GPIOJ module. If set, the module receives a clock and
functions. Otherwise, it is unclocked and disabled. If the module is unclocked, reads or writes to the
module generates bus faults.
7
GPIOH
GPIOH Clock Gating Control in Sleep Mode
This bit controls the clock gating for the GPIOH module. If set, the module receives a clock and
functions. Otherwise, it is unclocked and disabled. If the module is unclocked, reads or writes to the
module generates bus faults.
6
GPIOG
GPIOG Clock Gating Control in Sleep Mode
This bit controls the clock gating for the GPIOG module. If set, the module receives a clock and
functions. Otherwise, it is unclocked and disabled. If the module is unclocked, reads or writes to the
module generates bus faults.
5
GPIOF
GPIOF Clock Gating Control in Sleep Mode
This bit controls the clock gating for the GPIOF module. If set, the module receives a clock and
functions. Otherwise, it is unclocked and disabled. If the module is unclocked, reads or writes to the
module generates bus faults.
4
GPIOE
GPIOE Clock Gating Control in Sleep Mode
This bit controls the clock gating for the GPIOE module. If set, the module receives a clock and
functions. Otherwise, it is unclocked and disabled. If the module is unclocked, reads or writes to the
module generates bus faults.