System Control Registers
289
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
System Control and Interrupts
Table 1-180. MTOCIPCACK Register Field Descriptions (continued)
Bit
Field
Value
Description
11
IPC12
0
MTOCIPCACK Flag 12. M3 to C28 core IPC flag 12 acknowledge. Writing a ‘1’ to this bit clears the
corresponding bit in MTOCIPCFLG and MTOCIPCSTS to ‘0’. The status of this bit is not readable
in this register – it is readable in the MTOCIPCFLG and STS registers.
10
IPC11
0
MTOCIPCACK Flag 11. M3 to C28 core IPC flag 11 acknowledge. Writing a ‘1’ to this bit clears the
corresponding bit in MTOCIPCFLG and MTOCIPCSTS to ‘0’. The status of this bit is not readable
in this register – it is readable in the MTOCIPCFLG and STS registers.
9
IPC10
0
MTOCIPCACK Flag 10. M3 to C28 core IPC flag 10 acknowledge. Writing a ‘1’ to this bit clears the
corresponding bit in MTOCIPCFLG and MTOCIPCSTS to ‘0’. The status of this bit is not readable
in this register – it is readable in the MTOCIPCFLG and STS registers.
8
IPC9
0
MTOCIPCACK Flag 9. M3 to C28 core IPC flag 9 acknowledge. Writing a ‘1’ to this bit clears the
corresponding bit in MTOCIPCFLG and MTOCIPCSTS to ‘0’. The status of this bit is not readable
in this register – it is readable in the MTOCIPCFLG and STS registers.
7
IPC8
0
MTOCIPCACK Flag 8. M3 to C28 core IPC flag 8 acknowledge. Writing a ‘1’ to this bit clears the
corresponding bit in MTOCIPCFLG and MTOCIPCSTS to ‘0’. The status of this bit is not readable
in this register – it is readable in the MTOCIPCFLG and STS registers.
6
IPC7
0
MTOCIPCACK Flag 7. M3 to C28 core IPC flag 7 acknowledge. Writing a ‘1’ to this bit clears the
corresponding bit in MTOCIPCFLG and MTOCIPCSTS to ‘0’. The status of this bit is not readable
in this register – it is readable in the MTOCIPCFLG and STS registers.
5
IPC6
0
MTOCIPCACK Flag 6. M3 to C28 core IPC flag 6 acknowledge. Writing a ‘1’ to this bit clears the
corresponding bit in MTOCIPCFLG and MTOCIPCSTS to ‘0’. The status of this bit is not readable
in this register – it is readable in the MTOCIPCFLG and STS registers.
4
IPC5
0
MTOCIPCACK Flag 5. M3 to C28 core IPC flag 5 acknowledge. Writing a ‘1’ to this bit clears the
corresponding bit in MTOCIPCFLG and MTOCIPCSTS to ‘0’. The status of this bit is not readable
in this register – it is readable in the MTOCIPCFLG and STS registers.
3
IPC4
0
MTOCIPCACK Interrupt 4. M3 to C28 IPC interrupt 4 acknowledge. Writing a ‘1’ to this bit clears
the corresponding bit in MTOCIPCFLG and MTOCIPCSTS to ‘0’. The status of this bit is not
readable in this register – it is readable in the MTOCIPCFLG and STS registers.
2
IPC3
0
MTOCIPCACK Interrupt 3. M3 to C28 IPC interrupt 3 acknowledge. Writing a ‘1’ to this bit clears
the corresponding bit in MTOCIPCFLG and MTOCIPCSTS to ‘0’. The status of this bit is not
readable in this register – it is readable in the MTOCIPCFLG and STS registers.
1
IPC2
0
MTOCIPCACK Interrupt 2. M3 to C28 IPC interrupt 2 acknowledge. Writing a ‘1’ to this bit clears
the corresponding bit in MTOCIPCFLG and MTOCIPCSTS to ‘0’. The status of this bit is not
readable in this register – it is readable in the MTOCIPCFLG and STS registers.
0
IPC1
0
MTOCIPCACK Interrupt 1. M3 to C28 IPC interrupt 1 acknowledge. Writing a ‘1’ to this bit clears
the corresponding bit in MTOCIPCFLG and MTOCIPCSTS to ‘0’. The status of this bit is not
readable in this register – it is readable in the MTOCIPCFLG and STS registers.
1.13.12.5 MTOCIPCSTS Register
Figure 1-169. MTOCIPCSTS Register
31
30
29
28
27
26
25
24
IPC32
IPC31
IPC30
IPC29
IPC28
IPC27
IPC26
IPC25
R-0
R-0
R-0
R-0
R-0
R-0
R-0
R-0
23
22
21
20
19
18
17
16
IPC24
IPC23
IPC22
IPC21
IPC20
IPC19
IPC18
IPC17
R-0
R-0
R-0
R-0
R-0
R-0
R-0
R-0
15
14
13
12
11
10
9
8
IPC16
IPC15
IPC14
IPC13
IPC12
IPC11
IPC10
IPC9
R-0
R-0
R-0
R-0
R-0
R-0
R-0
R-0
7
6
5
4
3
2
1
0
IPC8
IPC7
IPC6
IPC5
IPC4
IPC3
IPC2
IPC1
R-0
R-0
R-0
R-0
R-0
R-0
R-0
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset