Registers
787
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
C28 Enhanced Pulse Width Modulator (ePWM) Module
Figure 7-139. Event-Trigger Counter Initialization Control Register (ETCNTINITCTL)
15
14
13
12
11
10
9
8
SOCBINITEN
SOCAINITEN
INTINITEN
SOCBINITFRC
SOCAINITFRC
INTINITFRC
Reserved
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R-0:00
7
0
Reserved
R-0:00
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 7-91. Event-Trigger Counter Initialization Control Register (ETCNTINITCTL) Field
Descriptions
Bit
Field
Value
Description
15
SOCBINITEN
EPWMxSOCB Counter 2 Initialization Enable
0
Has no effect.
1
Enable initialization of EPWMxSOCB counter with contents of ETCNTINIT[SOCBINIT] on a SYNC
event or software force.
14
SOCAINITEN
EPWMxSOCA Counter 2 Initialization Enable
0
Has no effect.
1
Enable initialization of EPWMxSOCA counter with contents of ETCNTINIT[SOCAINIT] on a SYNC
event or software force.
13
INTINITEN
EPWMxINT Counter 2 Initialization Enable
0
Has no effect.
1
Enable initialization of EPWMxINT counter 2 with contents of ETCNTINIT[INTINIT] on a SYNC
event or software force.
12
SOCBINITFRC
EPWMxSOCB Counter 2 Initialization Force
0
Has no effect.
1
This bit forces the ET EPWMxSOCB counter to be initialized with the contents of
ETCNTINIT[SOCBINIT].
11
SOCAINITFRC
EPWMxSOCA Counter 2 Initialization Force
0
Has no effect.
1
This bit forces the ET EPWMxSOCA counter to be initialized with the contents of
ETCNTINIT[SOCAINIT].
10
INTINITFRC
EPWMxINT Counter 2 Initialization Force
0
Has no effect.
1
This bit forces the ET EPWMxINT counter to be initialized with the contents of
ETCNTINIT[INTINIT].
9-0
Reserved
Reserved
Figure 7-140. Event-Trigger Counter Initialization Register (ETCNTINIT)
15
12
11
8
Reserved
SOCBINIT
R-0:00
R/W-0:00
7
4
3
0
SOCAINIT
INTINIT
R/W-0:00
R/W-0:00
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset