Register Descriptions
929
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
C28 Direct Memory Access (DMA) Module
11.8.2 Debug Control Register (DEBUGCTRL) — EALLOW Protected
The debug control register (DEBUGCTRL) is shown in
and described in
Figure 11-9. Debug Control Register (DEBUGCTRL)
15
14
0
FREE
Reserved
R/W-0
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 11-4. Debug Control Register (DEBUGCTRL) Field Descriptions
Bit
Field
Value
Description
15
FREE
Emulation Control Bit: This bit specifies the action when an emulation halt event occurs.
0
DMA runs until the current DMA read-write access is completed and the current status of a DMA is
frozen. See the
HALT
points in
for possible halt states.
1
DMA is unaffected by emulation suspend (run free)
14-0
Reserved
Reserved
11.8.3 Revision Register (REVISION)
The revision register (REVISION) is shown in
and described in
Figure 11-10. Revision Register (REVISION)
15
8
7
0
TYPE
REV
R
R
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 11-5. Revision Register (REVISION) Field Descriptions
Bit
Field
Value
Description
15-8
TYPE
DMA Type Bits. A type change represents a major functional feature difference in a peripheral
module. Within a peripheral type, there may be minor differences between devices which do not
affect the basic functionality of the module. These device-specific differences are listed in the
TMS320x28xx, 28xxx DSP Peripheral Reference Guide
0x0000
This document describes a Type0 DMA.
7-0
REV
DMA Silicon Revision Bits: These bits specify the DMA revision and are changed if any bug
fixes are performed.
0x0000
First release