Register Descriptions
1480
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
M3 Universal Asynchronous Receivers/Transmitters (UARTs)
21.7.18 UART Peripheral Identification 4 (UARTPeriphID4), offset 0xFD0
The UARTPeriphIDn registers are hard-coded and the fields within the registers determine the reset
values.
Figure 21-25. UART Peripheral Identification 4 (UARTPeriphID4) Register
31
8
7
0
Reserved
PID4
R-0
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 21-20. UART Peripheral Identification 4 (UARTPeriphID4) Register Field Descriptions
Bit
Field
Value
Description
31-8
Reserved
Reserved
7-0
PID4
UART Peripheral ID Register [7:0]
Can be used by software to identify the presence of this peripheral.
21.7.19 UART Peripheral Identification 5 (UARTPeriphID5), offset 0xFD4
The UARTPeriphIDn registers are hard-coded and the fields within the registers determine the reset
values.
Figure 21-26. UART Peripheral Identification 5 (UARTPeriphID5) Register
31
8
7
0
Reserved
PID5
R-0
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 21-21. UART Peripheral Identification 5 (UARTPeriphID5) Register Field Descriptions
Bit
Field
Value
Description
31-8
Reserved
Reserved
7-0
PID5
UART Peripheral ID Register [15:8]
Can be used by software to identify the presence of this peripheral.
21.7.20 UART Peripheral Identification 6 (UARTPeriphID6), offset 0xFD8
The UARTPeriphIDn registers are hard-coded and the fields within the registers determine the reset
values.
Figure 21-27. UART Peripheral Identification 6 (UARTPeriphID6) Register
31
8
7
0
Reserved
PID6
R-0
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 21-22. UART Peripheral Identification 6 (UARTPeriphID6) Register Field Descriptions
Bit
Field
Value
Description
31-8
Reserved
Reserved
7-0
PID6
UART Peripheral ID Register [23:16]
Can be used by software to identify the presence of this peripheral.